3.3.185 arch_fsm_int_info_31_00

Shows information relating to the interrupt

The arch_fsm_int_info_31_00 register characteristics are:
Usage constraints
Can be read from when in ALL states. Cannot be changed.
Configurations
There is only one DMC configuration.
Attributes
Offset
0x550
Type
Read-only
Reset
0x00000000
Width
32
The following figure shows the bit assignments.
Figure 3-185 arch_fsm_int_info_31_00 register bit assignments
To view this graphic, your browser must support the SVG format. Either install a browser with native support, or install an appropriate plugin such as Adobe SVG Viewer.

The following shows the bit assignments.
[31:3] Reserved_1
Unused bits
[2] arch_fsm_int_info_mgr_dci_failed
A direct command in a previous sequence has failed.
[1] arch_fsm_int_info_aborted
Signals that the transition completed cleanly or was aborted.
[0] arch_fsm_int_info_30_00_valid
Indicates if an overflow (single interrupt overflow, or multiple interrupt overflow) has occurred and whether the interrupt information is valid. One indicates it is valid and that no overflow has occurred.
Non-ConfidentialPDF file icon PDF versionARM 100000_0001_00_en
Copyright © 2014 ARM. All rights reserved.