3.3.313 odt_timing_now

Configures the ODT on and off timing.

The odt_timing_now register characteristics are:
Usage constraints
Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.
Configurations
There is only one DMC configuration.
Attributes
Offset
0x1358
Type
Read-only
Reset
0x06000600
Width
32
The following figure shows the bit assignments.
Figure 3-313 odt_timing_now register bit assignments
To view this graphic, your browser must support the SVG format. Either install a browser with native support, or install an appropriate plugin such as Adobe SVG Viewer.

The following shows the bit assignments.
[31:29] Reserved_4
Unused bits
[28:24] t_odt_off_rd_now
Time from cs assertion to ODT being deasserted for read. The supported range for this bitfield is 2-31.
[23:21] Reserved_3
Unused bits
[20:16] t_odt_on_rd_now
Time from cs assertion to ODT being asserted for read. The supported range for this bitfield is 0-29.
[15:13] Reserved_2
Unused bits
[12:8] t_odt_off_wr_now
Time from cs assertion to ODT being deasserted for write. The supported range for this bitfield is 2-31.
[7:5] Reserved_1
Unused bits
[4:0] t_odt_on_wr_now
Time from cs assertion to ODT being asserted for write. The supported range for this bitfield is 0-29.
Non-ConfidentialPDF file icon PDF versionARM 100000_0001_00_en
Copyright © 2014 ARM. All rights reserved.