9.5. The JTAG state machine

The process of serial test and debug is best explained in conjunction with the JTAG state machine. Figure 9.5 shows the state transitions that occur in the TAP controller.

The state numbers are also shown on the diagram. These are output from the ARM922T on the TAPSM[3:0] bits.

Figure 9.5. Test access port (TAP) controller state transitions[1]



[1] From IEEE Std 1149.1-1990. Copyright 1999IEEE. All rights reserved.

Copyright © 2000, 2001 ARM Limited. All rights reserved.ARM DDI 0184B
Non-Confidential