3.3.15. Write to PRECHARGE Timing Register

The t_wr Register characteristics are:

Purpose

Controls the Write to PRECHARGE delay in memory clock cycles, see Figure 2.23.

Usage constraints

Only accessible in Config or Low_power state.

Configurations

Available in all configurations of the DMC.

Attributes

See the register summary in Table 3.1.

Figure 3.21 shows the t_wr Register bit assignments.

Figure 3.21. t_wr Register bit assignments


Table 3.18 shows the t_wr Register bit assignments.

Table 3.18. t_wr Register bit assignments

Bits

Name

Function

[31:3]-Read undefined, write as zero.
[2:0]t_wrSets tWR, the Write to PRECHARGE delay in memory clock cycles. Supported values are 1-7.

Copyright © 2004-2007, 2009 ARM Limited. All rights reserved.ARM DDI 0331G
Non-Confidential