Chapter 4. Programmers Model for Test

This chapter describes the CoreLink DDR2 DMC test registers. It contains the following section:

Copyright © 2007, 2009-2010 ARM Limited. All rights reserved.ARM DDI 0418E
Non-ConfidentialID080910