Cortex-A7 Floating-Point Unit

Copyright © 2012-2013 ARM. All rights reserved.

Release Information

The following changes have been made to this book.

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>13 September 2011</td>
<td>A</td>
<td>Non-Confidential</td>
<td>First release for r0p0</td>
</tr>
<tr>
<td>08 November 2011</td>
<td>B</td>
<td>Non-Confidential</td>
<td>First release for r0p1</td>
</tr>
<tr>
<td>11 January 2012</td>
<td>C</td>
<td>Non-Confidential</td>
<td>First release for r0p2</td>
</tr>
<tr>
<td>03 May 2012</td>
<td>D</td>
<td>Non-Confidential</td>
<td>First release for r0p3</td>
</tr>
<tr>
<td>12 November 2012</td>
<td>E</td>
<td>Non-Confidential</td>
<td>First release for r0p4</td>
</tr>
<tr>
<td>10 April 2013</td>
<td>F</td>
<td>Confidential-Draft</td>
<td>First release for r0p5</td>
</tr>
</tbody>
</table>

Proprietary Notice

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM® in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

Where the term ARM is used it means “ARM or any of its subsidiaries as appropriate”.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Product Status

The information in this document is final, that is for a developed product.

Web Address

http://www.arm.com
Contents
Cortex-A7 Floating-Point Unit Technical Reference Manual

Preface
About this book ............................................................................................................ v
Feedback .................................................................................................................. viii

Chapter 1  Introduction
1.1 About the Cortex-A7 FPU ................................................................................ 1-2
1.2 Applications ..................................................................................................... 1-3
1.3 Product revisions .............................................................................................. 1-4

Chapter 2  Programmers Model
2.1 About the programmers model .......................................................................... 2-2
2.2 VFP register access .......................................................................................... 2-4
2.3 Register summary .............................................................................................. 2-5
2.4 Register descriptions ........................................................................................ 2-6

Appendix A  Revisions
This preface introduces the Cortex-A7 Floating-Point Unit Technical Reference Manual. It contains the following sections:

- *About this book* on page v.
- *Feedback* on page viii.
About this book

This book is for the Cortex-A7 Floating-Point Unit (FPU) and describes the external functionality of the FPU.

Product revision status

The rpn identifier indicates the revision status of the product described in this book, where:

- rn Identifies the major revision of the product.
- pn Identifies the minor revision or modification status of the product.

Intended audience

This book is written for system designers, system integrators, and programmers who are designing a System-on-Chip (SoC) device that uses the Cortex-A7 FPU.

Using this book

This book is organized into the following chapters:

Chapter 1 Introduction
Read this for a high-level overview of the Cortex-A7 FPU and a description of its features.

Chapter 2 Programmers Model
Read this for a description of the Cortex-A7 FPU system registers.

Appendix A Revisions
Read this for a description of technical changes in this document.

Glossary

The ARM Glossary is a list of terms used in ARM documentation, together with definitions for those terms. The ARM Glossary does not contain terms that are industry standard unless the ARM meaning differs from the generally accepted meaning.


Conventions

Conventions that this book can use are described in:

- Typographical conventions on page vi.
- Signals on page vi.
Typographical conventions

The following table describes the typographical conventions:

<table>
<thead>
<tr>
<th>Style</th>
<th>Purpose</th>
</tr>
</thead>
<tbody>
<tr>
<td>italic</td>
<td>Introduces special terminology, denotes cross-references, and citations.</td>
</tr>
<tr>
<td>bold</td>
<td>Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.</td>
</tr>
<tr>
<td>monospace</td>
<td>Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.</td>
</tr>
<tr>
<td>monospace</td>
<td>Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.</td>
</tr>
<tr>
<td>monospace italic</td>
<td>Denotes arguments to monospace text where the argument is to be replaced by a specific value.</td>
</tr>
<tr>
<td>monospace bold</td>
<td>Denotes language keywords when used outside example code.</td>
</tr>
<tr>
<td>&lt;and&gt;</td>
<td>Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example: MRC p15, 0 &lt;Rd&gt;, &lt;CRn&gt;, &lt;CRm&gt;, &lt;0code_2&gt;</td>
</tr>
<tr>
<td>SMALL CAPITALS</td>
<td>Used in body text for a few terms that have specific technical meanings, that are defined in the ARM glossary. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.</td>
</tr>
</tbody>
</table>

Signals

The signal conventions are:

**Signal level**

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

**Lower-case n**

At the start or end of a signal name denotes an active-LOW signal.

Additional reading

This section lists publications by ARM and by third parties.


ARM publications

This book contains information that is specific to this product. See the following documents for other relevant information:

•  AMBA® AXI Protocol v1.0 Specification (ARM IHI 0022).
•  ARM Generic Interrupt Controller Architecture Specification (ARM IHI 0048).
•  RealView ICE User Guide (ARM DUI 0155).
•  CoreSight Architecture Specification (ARM IHI 0029).
•  CoreSight Technology System Design Guide (ARM DGI 0012).

The following confidential books are only available to licensees:
•  CoreSight ETM-A7 Technical Reference Manual (ARM DDI 0468).
•  CoreSight ETM-A7 Configuration and Sign-Off Guide (ARM DII 0261).
•  Cortex-A7 MPCore Configuration and Sign-Off Guide (ARM DII 0256).
•  Cortex-A7 MPCore Integration Manual (ARM DIT 0017).

Other publications

This section lists relevant documents published by third parties:

Feedback

ARM welcomes feedback on this product and its documentation.

Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

• The product name.
• The product revision or version.
• An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:

• The title.
• The number, ARM DDI 0463F.
• The page numbers to which your comments apply.
• A concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

——— Note ————
ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

________________________
Chapter 1
Introduction

This chapter introduces the Cortex-A7 FPU. It contains the following sections:

• *About the Cortex-A7 FPU* on page 1-2.
• *Applications* on page 1-3.
• *Product revisions* on page 1-4.
1.1 About the Cortex-A7 FPU

The Cortex-A7 FPU is a VFPv4-D16 implementation of the ARMv7 floating-point architecture. It provides low-cost high performance floating-point computation. The Cortex-A7 FPU supports all addressing modes and operations described in the *ARM Architecture Reference Manual*.

The Cortex-A7 FPU features are:
- Support for single-precision and double-precision floating-point formats.
- Support for conversion between half-precision and single-precision.
- Support for *Fused Multiply ACcumulate* (FMAC) operations.
- Normalized and denormalized data are all handled in hardware.
- Trapless operation enabling fast execution.

The Cortex-A7 FPU hardware supports single and double-precision add, subtract, multiply, divide, multiply and accumulate, fused multiply accumulate, and square root operations as described in the ARM VFPv4 architecture. It provides conversions between 16-bit, 32-bit, and 64-bit floating-point formats and ARM integer word formats, with special operations to perform conversions in round-towards-zero mode for high-level language support.

ARMv7 deprecates the use of VFP vector mode. The Cortex-A7 FPU hardware does not support VFP vector operations. The Cortex-A7 FPU provides high speed VFP operation without support code. However, if an application requires VFP vector operation, then it must use support code. See the *ARM Architecture Reference Manual* for information on VFP vector operation support.

**Note**

This manual gives information specific to the Cortex-A7 FPU implementation of the ARM VFPv4 extension. See the *ARM Architecture Reference Manual* for full instruction set and usage details.
1.2 Applications

The Cortex-A7 FPU provides floating-point computation suitable for a wide spectrum of applications such as:

- Personal digital assistants and smartphones for graphics, voice compression and decompression, user interfaces, Java interpretation, and Just In Time (JIT) compilation.
- Games machines for three-dimensional graphics and digital audio.
- Printers and MultiFunction Peripheral (MFP) controllers for high-definition color rendering.
- Set-top boxes for digital audio and digital video, and three-dimensional user interfaces.
- Automotive applications for engine management and power train computations.
1.3 Product revisions

This section describes the differences in functionality between product revisions:

r0p0-r0p1 Functional changes are:
- ID register value changed to reflect product revision status:
  FPSID Register 0x41023071
  ——— Note ———
  Product revision updated to maintain consistency with the main Cortex-A7 MPCore product.

r0p1-r0p2 Functional changes are:
- ID register value changed to reflect product revision status:
  FPSID Register 0x41023072
  ——— Note ———
  Product revision updated to maintain consistency with the main Cortex-A7 MPCore product.

r0p2-r0p3 Functional changes are:
- ID register value changed to reflect product revision status:
  FPSID Register 0x41023073
  ——— Note ———
  Product revision updated to maintain consistency with the main Cortex-A7 MPCore product.

r0p3-r0p4 Functional changes are:
- ID register value changed to reflect product revision status:
  FPSID Register 0x41023074
  ——— Note ———
  Product revision updated to maintain consistency with the main Cortex-A7 MPCore product.

r0p4-r0p5 Functional changes are:
- ID register value changed to reflect product revision status:
  FPSID Register 0x41023075
  ——— Note ———
  Product revision updated to maintain consistency with the main Cortex-A7 MPCore product.
Chapter 2
Programmers Model

This chapter describes implementation-specific features of the Cortex-A7 FPU that are useful to programmers. It contains the following sections:

• About the programmers model on page 2-2.
• VFP register access on page 2-4.
• Register summary on page 2-5.
• Register descriptions on page 2-6.
2.1 About the programmers model

This section introduces the Cortex-A7 FPU implementation of the VFPv4 floating-point architecture, VFPv4-D16, with version 2 of the Common VFP subarchitecture. In this implementation:

- All scalar operations are implemented entirely in hardware, with support for all combinations of rounding modes, flush-to-zero, and default NaN modes.
- Vector operations are not supported. Any attempt to execute a vector operation results in an Undefined Instruction exception with the FPEXC.DEX bit set to 1.
- The Cortex-A7 FPU never generates an asynchronous VFP exception.

In addition it provides information on initializing the Cortex-A7 FPU ready for application code execution.

2.1.1 VFP feature identification registers

The Cortex-A7 FPU implements the ARMv7 VFPv4 extension.

Software can identify this extension and the features it provides, using the feature identification registers. These registers are in extension is in the coprocessor space for coprocessors CP10 and CP11. You can access the registers using the VMRS and VMSR instructions, for example:

VMRS <Rd>, FPSID ; Read Floating-Point System ID Register
VMRS <Rd>, MVFR1 ; Read Media and VFP Feature Register 1
VMSR FPSCR, <Rt> ; Write Floating-Point System Control Register

See VFP register access on page 2-4 for a description of the registers.

2.1.2 Enabling VFP support

From reset, the Cortex-A7 FPU is disabled. Any attempt to execute a VFP instruction results in an Undefined Instruction exception being taken. To enable software to access VFP features ensure that:

- Access to CP10 and CP11 is enabled for the appropriate privilege level. See VFP register access on page 2-4.
- If Non-secure access to the VFP features is required, the access flags for CP10 and CP11 in the NSACR must be set to 1. See VFP register access on page 2-4.

In addition, software must set the FPEXC.EN bit to 1 to enable most VFP operations. See Floating-Point Exception Register on page 2-10.

When VFP operation is disabled because FPEXC.EN is 0, all VFP instructions are treated as Undefined instructions except for execution of the following in privileged modes:

- a VMRS to the FPEXC or FPSID register
- a VMSR from the FPEXC, FPSID, MVFR0, or MVFR1 registers.

To use the Cortex-A7 FPU in Secure state only

To use the Cortex-A7 FPU in Secure state only, define the CPACR and Floating-Point Exception (FPEXC) registers to enable the Cortex-A7 FPU:

1. Set the CPACR for access to CP10 and CP11:
   LDR r0, =0xF << 20
   MCR p15, 0, r0, c1, c0, 2

   LDR r0, =0xF << 20
   MCR p15, 0, r0, c1, c0, 2
2. Set the FPEXC EN bit to enable the Cortex-A7 FPU:
   MOV r3, #0x40000000
   VMSR FPEXC, r3

At this point the Cortex-A7 processor can execute VFP instructions.

**To use the Cortex-A7 FPU in Secure state and Non-secure state**

To use the Cortex-A7 FPU in Secure state and Non-secure state, first define the NSACR and then define the CPACR and FPEXC registers to enable the Cortex-A7 FPU.

1. Set bits [11:10] of the NSACR for access to CP10 and CP11 from both Secure and Non-secure states:
   MRC p15, 0, r0, c1, c1, 2
   ORR r0, r0, #2_11<<10 ; enable fpu
   MCR p15, 0, r0, c1, c1, 2

2. Set the CPACR for access to CP10 and CP11:
   LDR r0, =(0xF << 20)
   MCR p15, 0, r0, c1, c0, 2

3. Set the FPEXC EN bit to enable the Cortex-A7 FPU:
   MOV r3, #0x40000000
   VMSR FPEXC, r3

At this point the Cortex-A7 processor can execute VFP instructions.

--- **Note** ---

Operation is UNPREDICTABLE if you configure the *Coprocessor Access Control Register* (CPACR) such that CP10 and CP11 do not have identical access permissions.
2.2 VFP register access

Table 2-1 shows the system control coprocessor registers, accessed through CP15, that determine access to VFP registers, where:

- CRn is the register number within CP15.
- Op1 is the Opcode_1 value for the register.
- CRm is the operational register.
- Op2 is the Opcode_2 value for the register.

<table>
<thead>
<tr>
<th>CRn</th>
<th>Op1</th>
<th>CRm</th>
<th>Op2</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>c1</td>
<td>0</td>
<td>c0</td>
<td>2</td>
<td>CPACR</td>
<td>See the Cortex-A7 MPCore Technical Reference Manual</td>
</tr>
<tr>
<td>c1</td>
<td>0</td>
<td>c1</td>
<td>2</td>
<td>NSACR</td>
<td>See the Cortex-A7 MPCore Technical Reference Manual</td>
</tr>
</tbody>
</table>
2.3 Register summary

Table 2-2 shows the Cortex-A7 FPU system registers. All Cortex-A7 FPU system registers are 32-bit wide. Reserved register addresses are UNPREDICTABLE.

Table 2-2 Cortex-A7 FPU system registers

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPSID</td>
<td>RO</td>
<td>0x41023075</td>
<td>Floating-Point System ID Register on page 2-6</td>
</tr>
<tr>
<td>FPSCR</td>
<td>RW</td>
<td>0x00000000</td>
<td>Floating-Point Status and Control Register on page 2-6</td>
</tr>
<tr>
<td>MVFR0</td>
<td>RO</td>
<td>0x10110221</td>
<td>Media and VFP Feature Register 0 on page 2-8</td>
</tr>
<tr>
<td>MVFR1</td>
<td>RO</td>
<td>0x11000011</td>
<td>Media and VFP Feature Register 1 on page 2-9</td>
</tr>
<tr>
<td>FPEXC</td>
<td>RW</td>
<td>0x00000000</td>
<td>Floating-Point Exception Register on page 2-10</td>
</tr>
</tbody>
</table>

**Note**
The FPINST and FPINST2 registers are not implemented, and any attempt to access them is UNPREDICTABLE.

2.3.1 Processor modes for accessing the Cortex-A7 FPU system registers

Table 2-3 shows the processor modes for accessing the Cortex-A7 FPU system registers.

Table 2-3 Accessing Cortex-A7 FPU system registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Privileged access</th>
<th>User access</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>FPEXC EN=0</td>
<td>FPEXC EN=1</td>
</tr>
<tr>
<td>FPSID</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>FPSCR</td>
<td>Not permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>MVFR0, MVFR1</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
<tr>
<td>FPEXC</td>
<td>Permitted</td>
<td>Permitted</td>
</tr>
</tbody>
</table>
2.4 Register descriptions

This section describes the Cortex-A7 FPU system registers. Table 2-2 on page 2-5 provides cross references to individual registers.

2.4.1 Floating-Point System ID Register

The FPSID characteristics are:

Purpose: Provides information about the VFP implementation.

Usage constraints: This register is:

- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1, see VFP register access on page 2-4.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set to 1, see VFP register access on page 2-4.

Configurations: Available in all configurations.

Attributes: See the register summary in Table 2-2 on page 2-5.

Figure 2-1 shows the FPSID bit assignments.

![Figure 2-1 FPSID bit assignments](image)

Table 2-4 shows the FPSID bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:24]</td>
<td>Implementer</td>
<td>Denotes ARM. Value is 0x41.</td>
</tr>
<tr>
<td>[23]</td>
<td>SW</td>
<td>Hardware implementation with no software emulation. Value is 0x0.</td>
</tr>
<tr>
<td>[22:16]</td>
<td>Subarchitecture</td>
<td>VFPv3 or greater with v2 subarchitecture. Value is 0x2.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>Part number</td>
<td>Cortex-A. Value is 0x30.</td>
</tr>
<tr>
<td>[3:0]</td>
<td>Revision</td>
<td>Revision. Value is 0x5.</td>
</tr>
</tbody>
</table>

You can access the FPSID with the following VMRS instruction:

VMRS <Rd>, FPSID ; Read Floating-Point System ID register

2.4.2 Floating-Point Status and Control Register

The FPSCR characteristics are:

Purpose: Provides user-level control of the Cortex-A7 FPU.
**Usage constraints**  This register is:

- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1, see *VFP register access* on page 2-4.
- Accessible in all modes depending on the setting of bits [23:20] of the CPACR and FPEXC.EN, see *VFP register access* on page 2-4.

**Configurations**  Available in all configurations.

**Attributes**  See the register summary in Table 2-2 on page 2-5.

*Figure 2-2* shows the FPSCR bit assignments.

*Table 2-5* shows the FPSCR bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>N</td>
<td>Set to 1 if a comparison operation produces a less than result.</td>
</tr>
<tr>
<td>[30]</td>
<td>Z</td>
<td>Set to 1 if a comparison operation produces an equal result.</td>
</tr>
<tr>
<td>[29]</td>
<td>C</td>
<td>Set to 1 if a comparison operation produces an equal, greater than, or unordered result.</td>
</tr>
<tr>
<td>[28]</td>
<td>V</td>
<td>Set to 1 if a comparison operation produces an unordered result.</td>
</tr>
<tr>
<td>[27]</td>
<td>Reserved</td>
<td>UNK/SBZP.</td>
</tr>
<tr>
<td>[26]</td>
<td>AHP</td>
<td>Alternative Half-Precision control bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0  IEEE half-precision format selected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1  Alternative half-precision.</td>
</tr>
<tr>
<td>[25]</td>
<td>DN</td>
<td>Default NaN mode control bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0  NaN operands propagate through to the output of a floating-point operation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1  Any operation involving one or more NaNs returns the Default NaN.</td>
</tr>
<tr>
<td>[24]</td>
<td>FZ</td>
<td>Flush-to-zero mode control bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0  Flush-to-zero mode disabled. Behavior of the floating-point system is fully compliant with the IEEE 754 standard.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1  Flush-to-zero mode enabled.</td>
</tr>
</tbody>
</table>
You can access the FPSCR with the following VMRS and VMSR instructions:

VMRS <Rd>, FPSCR ; Read Floating-Point Status and Control Register
VMSR FPSCR, <Rt> ; Write Floating-Point Status and Control Register

2.4.3 Media and VFP Feature Register 0

The MVFR0 characteristics are:

<table>
<thead>
<tr>
<th>Purpose</th>
<th>Together with MVFR1, describes the features that the Cortex-A7 FPU provides.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Usage constraints</td>
<td>This register is:</td>
</tr>
<tr>
<td></td>
<td>• Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1, see VFP register access on page 2-4.</td>
</tr>
<tr>
<td></td>
<td>• Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set to 1, see VFP register access on page 2-4.</td>
</tr>
<tr>
<td>Configurations</td>
<td>Available in all configurations.</td>
</tr>
<tr>
<td>Attributes</td>
<td>See the register summary in Table 2-2 on page 2-5.</td>
</tr>
</tbody>
</table>

Figure 2-3 on page 2-9 shows the MVFR0 bit assignments.
Table 2-6 shows the MVFR0 bit assignments.

Table 2-6 MVFR0 bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>VFP rounding modes</td>
<td>All VFP rounding modes supported. Value is 0x1.</td>
</tr>
<tr>
<td>[27:24]</td>
<td>Short vectors</td>
<td>VFP short vectors not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[23:20]</td>
<td>Square root</td>
<td>VFP square root operation supported. Value is 0x1.</td>
</tr>
<tr>
<td>[19:16]</td>
<td>Divide</td>
<td>VFP divide operation supported. Value is 0x1.</td>
</tr>
<tr>
<td>[15:12]</td>
<td>VFP exception trapping</td>
<td>VFP exception trapping not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[3:0]</td>
<td>A_SIMD registers</td>
<td>Sixteen 64-bit registers supported. Value is 0x1.</td>
</tr>
</tbody>
</table>

You can access the MVFR0 with the following VMRS instruction:

VMRS <Rd>, MVFR0 ; Read Media and VFP Feature Register 0

2.4.4 Media and VFP Feature Register 1

The MVFR1 characteristics are:

Purpose  Together with MVFR0, describes the features that the Cortex-A7 FPU provides.

Usage constraints  This register is:

- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1, see VFP register access on page 2-4.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR and FPEXC.EN is set to 1, see VFP register access on page 2-4.

Configurations  Available in all configurations.

Attributes  See the register summary in Table 2-2 on page 2-5.

Figure 2-4 shows the MVFR1 bit assignments.
Table 2-7 shows the MVFR1 bit assignments.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>A_SIMD FMAC</td>
<td>Fused Multiply Accumulate supported. Value is 0x1</td>
</tr>
<tr>
<td>[27:24]</td>
<td>VFP HPFP</td>
<td>VFP half-precision operations supported. Value is 0x1</td>
</tr>
<tr>
<td>[23:20]</td>
<td>A_SIMD HPFP</td>
<td>Advanced SIMD half-precision operations not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[19:16]</td>
<td>A_SIMD SPFP</td>
<td>Advanced SIMD single-precision operations not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[15:12]</td>
<td>A_SIMD integer</td>
<td>Advanced SIMD integer operations not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[11:8]</td>
<td>A_SIMD load/store</td>
<td>Advanced SIMD load/store instructions not supported. Value is 0x0.</td>
</tr>
<tr>
<td>[7:4]</td>
<td>D_NaN mode</td>
<td>Propagation of NaN values supported for VFP. Value is 0x1.</td>
</tr>
<tr>
<td>[3:0]</td>
<td>FtZ mode</td>
<td>Full denormal arithmetic operations supported for VFP. Value is 0x1.</td>
</tr>
</tbody>
</table>

Figure 2-5 shows the FPEXC bit assignments.

2.4.5 Floating-Point Exception Register

The FPEXC characteristics are:

**Purpose**
Provides global enable control of the VFP extension.

**Usage constraints**
This register is:
- Only accessible in the Non-secure state if the CP10 and CP11 bits in the NSACR are set to 1, see VFP register access on page 2-4.
- Only accessible in privileged modes, and only if access to coprocessors CP10 and CP11 is enabled in the CPACR, see VFP register access on page 2-4.

**Configurations**
Available in all configurations.

**Attributes**
See the register summary in Table 2-2 on page 2-5.

Figure 2-5 shows the FPEXC bit assignments.
Table 2-8 shows the FPEXC bit assignments.

Table 2-8 FPEXC bit assignments

<table>
<thead>
<tr>
<th>Bits</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31]</td>
<td>EX</td>
<td>The Cortex-A7 FPU does not generate asynchronous VFP exceptions, therefore this bit is RAZ/WI.</td>
</tr>
</tbody>
</table>
| [30] | EN   | Cortex-A7 FPU enable bit:  
0  | FPU disabled.  
1  | FPU enabled.  
The EN bit is cleared to 0 at reset. |
| [29] | DEX  | Defined synchronous instruction exceptional flag. The Cortex-A7 FPU sets this bit when generating a synchronous bounce because of an attempt to execute a vector operation. All other Undefined Instruction exceptions clear this bit to zero.  
See the ARM Architecture Reference Manual for more information. |
| [28:0] | Reserved | RAZ/WI. |

You can access the FPEXC with the following VMRS and VMSR instructions:

VMRS <Rd>, FPEXC ; Read Floating-Point Exception Register  
VMSR FPEXC, <Rt> ; Write Floating-Point Exception Register
Appendix A

Revisions

This appendix describes the technical changes between released issues of this book.

### Table A-1 Issue A

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>No changes, first release</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

### Table A-2 Differences between issue A and issue B

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Updated reset value of the FPSID Register</td>
<td>Table 2-2 on page 2-5</td>
<td>r0p1</td>
</tr>
<tr>
<td>Updated bits[3:0] of the FPSID Register</td>
<td>Table 2-4 on page 2-6</td>
<td>r0p1</td>
</tr>
<tr>
<td>Clarified the value for MVFR0.A_SIMD register field</td>
<td>Table 2-6 on page 2-9</td>
<td>All</td>
</tr>
</tbody>
</table>

### Table A-3 Differences between issue B and issue C

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Updated reset value of the FPSID Register</td>
<td>Table 2-2 on page 2-5</td>
<td>r0p2</td>
</tr>
<tr>
<td>Updated bits[3:0] of the FPSID Register</td>
<td>Table 2-4 on page 2-6</td>
<td>r0p2</td>
</tr>
</tbody>
</table>
### Table A-4 Differences between issue C and issue D

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Updated reset value of the FPSID Register</td>
<td>Table 2-2 on page 2-5</td>
<td>r0p3</td>
</tr>
<tr>
<td>Updated bits[3:0] of the FPSID Register</td>
<td>Table 2-4 on page 2-6</td>
<td>r0p3</td>
</tr>
</tbody>
</table>

### Table A-5 Differences between issue D and issue E

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clarified statements about how you use VMRS and VMSR instructions to access the FPSCR, MVFR0, MVFR1, and FPEXC Registers</td>
<td>Floating-Point Status and Control Register on page 2-6 Media and VFP Feature Register 0 on page 2-8 Media and VFP Feature Register 1 on page 2-9 Floating-Point Exception Register on page 2-10</td>
<td>All</td>
</tr>
<tr>
<td>Updated reset value of the FPSID Register</td>
<td>Table 2-2 on page 2-5</td>
<td>r0p4</td>
</tr>
<tr>
<td>Updated bits[3:0] of the FPSID Register</td>
<td>Table 2-4 on page 2-6</td>
<td>r0p4</td>
</tr>
</tbody>
</table>

### Table A-6 Differences between issue E and issue F

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Updated reset value of the FPSID Register</td>
<td>Table 2-2 on page 2-5</td>
<td>r0p5</td>
</tr>
<tr>
<td>Updated bits[3:0] of the FPSID Register</td>
<td>Table 2-4 on page 2-6</td>
<td>r0p5</td>
</tr>
</tbody>
</table>