3.15.6. CTI Trigger 0 to Channel Enable register

The CTIINEN0 register characteristics are:

Purpose

Enables the signaling of an event on CTM channels when a trigger event is received by the CTI. There is a bit for each of the four channels implemented. This register does not affect the application trigger operations.

Usage constraints

There are no usage constraints.

Configurations

This register is available in all configurations.

Attributes

See the register summary in Table 3.151.

Figure 3.148 shows the bit assignments.

Figure 3.148. CTIINEN0 register bit assignments

To view this graphic, your browser must support the SVG format. Either install a browser with native support, or install an appropriate plugin such as Adobe SVG Viewer.


Table 3.157 shows the bit assignments.

Table 3.157. CTIINEN0 register bit assignments

BitsNameFunction
[31:4]Reserved

-

[3:0]TRIGINEN

Enables a cross trigger event to the corresponding channel when a ctitrigin input is activated. There is one bit of the field for each of the four channels. On writes, for each bit:

0

Input trigger 0 events are ignored by the corresponding channel.

1

When an event is received on input trigger 0, ctitrigin[0], generate an event on the channel corresponding to this bit.


Copyright © 2011-2013, 2015 ARM. All rights reserved.ARM DDI 0480G
Non-ConfidentialID042315