ARM920T/940T Header Card
(KPI-0043A and KPI-0034A)
User Guide

ARM

ARM DUI 0116A
ARM920T/940T Header Card
User Guide

© Copyright ARM Limited 1999. All rights reserved.

Release information

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>27th April 1999</td>
<td>A</td>
<td>Release</td>
</tr>
</tbody>
</table>

Proprietary notice

ARM, the ARM Powered logo, Thumb and StrongARM are registered trademarks of ARM Limited.
The ARM logo, AMBA, PrimeCell, Angel, ARMulator, EmbeddedICE, ModelGen, Multi-ICE, ARM7TDMI, ARM7TDMI-S, ARM9TDMI, TDMI and STRONG are trademarks of ARM Limited.

All other products or services mentioned herein may be trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM Limited in good faith. However, all warranties implied or expressed, including but not limited to implied warranties or merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

Document confidentiality status

This document is Open Access. This document has no restriction on distribution.

Product status

The information in this document is Final (information on a developed product).

ARM web address

http://www.arm.com
Preface

This preface introduces the ARM920T/940T Header Card and its reference documentation. It contains the following sections:

•  *About this document* on page iv
•  *Further reading* on page vi
•  *Feedback* on page vii.
About this document

This document is the ARM920T/940T Header Card User Guide.

Intended audience

This document has been written for experienced hardware and software engineers who wish to use an ARM920T or ARM940T header card, with their ARM development board, for code development and evaluation.

Organization

This document is organized into the following chapters:

Chapter 1  Overview of the ARM920T/940T Header Card
Read this chapter for an introduction to the ARM920T/940T Header Card.

Chapter 2  Setting up your System
Read this chapter for a description of how to set up the ARM development board to work with the ARM920T/940T Header Card.

Chapter 3  Configuring the ARM920T/940T Header Card
Read this chapter for a description of how to configure the ARM920T/940T Header Card.

Chapter 4  Circuit Descriptions
Read this chapter for a description of the circuit board of the ARM920T/940T Header Card.

Typographical conventions

The following typographical conventions are used in this document:

**bold**  Highlights ARM processor signal names within text, and interface elements such as menu names. May also be used for emphasis in descriptive lists where appropriate.

*italic*  Highlights special terminology, cross-references and citations.

typewriter  Denotes text that may be entered at the keyboard, such as commands, file names and program names, and source code.
**typewriter** Denotes a permitted abbreviation for a command or option. The underlined text may be entered instead of the full command or option name.

**typewriter italic** Denotes arguments to commands or functions where the argument is to be replaced by a specific value.

**typewriter bold** Denotes language keywords when used outside example code.
Further reading

This section lists publications by ARM Limited.

ARM publications

For additional information, refer to the following:

• *ARM Target Development System User Guide* (ARM DUI 0061).
• *ARM Multi-ICE User Guide* (ARM DUI 0048).
Feedback

ARM Limited welcomes feedback both on the ARM920T/940T header card, and on the documentation.

Feedback on this document

If you have any comments on this document, please send email to errata@arm.com giving:
- the document title
- the document number
- the page number(s) to which your comments refer
- a concise explanation of your comments.

General suggestions for additions and improvements are also welcome.

Feedback on the ARM920T/940T header card

If you have any comments or suggestions about this product, please contact your supplier giving:
- the product name
- a concise explanation of your comments.
Contents
ARM920T/940T Header Card User Guide

Preface
About this document .................................................................iv
Further reading ...........................................................................vi
Feedback ....................................................................................vii

Chapter 1 Overview of the ARM920T/940T Header Card
1.1 Introduction to the ARM920T/940T header card ................... 1-2
1.2 Board layout ...................................................................... 1-3

Chapter 2 Setting up your System
2.1 Setting up your ARM development board ......................... 2-2
2.2 Debugging using Angel ....................................................... 2-4
2.3 Debugging using Multi-ICE ................................................. 2-5

Chapter 3 Configuring the ARM920T/940T Header Card
3.1 Setting the core clock frequency ........................................ 3-2
3.2 Surface mount links .......................................................... 3-3
3.3 Using the external clock input ............................................. 3-5
3.4 Setting the endianness ....................................................... 3-6
Chapter 4  Circuit Descriptions
4.1  The header card circuit board................................................................. 4-2
4.2  Connectors .......................................................................................... 4-5
4.3  Power measurements........................................................................... 4-9

Index
Chapter 1
Overview of the ARM920T/940T Header Card

This chapter introduces the ARM920T/940T header card and contains the following sections:
• Introduction to the ARM920T/940T header card on page 1-2
• Board layout on page 1-3.
1.1 Introduction to the ARM920T/940T header card

The ARM920T/940T header card (HBI-0046A) is a processor daughter board for the ARM development board (HBI-0011B). It is available fitted with either an ARM920T (part number KPI 0043A) or ARM940T processor (part number KPI 0034A). This guide describes how to set up your ARM development board and ARM920T/940T header card.

The header card and development board combination provides a suitable platform for code development and evaluation of the ARM920T or the ARM940T processor.

Together with the ARM Software Development Toolkit, the user can download, execute and debug code. This can be with either the Multi-ICE debugging system (available separately from ARM) or the Angel debug monitor.

1.1.1 System requirements

To use the ARM920T/940T header card you will need the following:

• ARM development board (HBI-0011B)
• ARM debugger, such as:
  • Multi-ICE (recommended)
  • Angel.
• ARM Software Development Toolkit.

1.1.2 Features of the ARM920T/940T header card

The main features of the ARM920T/940T header card are:

• selectable core frequency up to 160MHz or more
• logic analyzer connectors for every signal of the ARM920T/940T
• Multi-ICE connector for debugging using the EmbeddedICE macrocell.
1.2 Board layout

Figure 1-1 shows the layout of the main components of the ARM920T/940T header card.

1.2.1 Schematic diagrams

The complete set of schematic diagrams for the ARM920T/940T header card is supplied in pdf format on the accompanying disk.
Chapter 2
Setting up your System

This chapter describes how to set up your ARM development board to work with the ARM920T/940T header card and gives details of connecting debuggers. It contains the following sections:

• Setting up your ARM development board on page 2-2
• Debugging using Angel on page 2-4
• Debugging using Multi-ICE on page 2-5.
### 2.1 Setting up your ARM development board

The ARM920T/940T header card plugs into the top left hand corner of the development board, the ARM logo on the silk-screen of the card to the top left corner, so that the header is flush with the development board. The correct way to mount the header card is shown in Figure 2-1.

![Figure 2-1 Mounting the header card](image)

The ARM920T/940T can be debugged using one of the following:

- Multi-ICE debugging system (available separately)
- Angel debug monitor (supplied with the ARM development board).

**Note**

An EmbeddedICE unit cannot be used to debug ARM9 family processors.
2.1.1 Setting the bus clock frequency

The ARM920T/940T header card requires the bus clock frequency, BCLK, of the ARM development board to be set to 4, 8, 16 or 20MHz. This is set by changing the FREQ SELECT switch, S1, on the ARM development board, shown in Figure 2-2.

Table 2-1 shows the switch settings for the allowable bus clock frequencies.

<table>
<thead>
<tr>
<th>Position 4</th>
<th>Position 3</th>
<th>Position 2</th>
<th>Position 1</th>
<th>BCLK (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>On</td>
<td>On</td>
<td>On</td>
<td>On</td>
<td>4</td>
</tr>
<tr>
<td>On</td>
<td>On</td>
<td>On</td>
<td>Off</td>
<td>8</td>
</tr>
<tr>
<td>On</td>
<td>On</td>
<td>Off</td>
<td>On</td>
<td>16</td>
</tr>
<tr>
<td>On</td>
<td>On</td>
<td>Off</td>
<td>Off</td>
<td>20</td>
</tr>
</tbody>
</table>

--- Note ---
Do not select any combination other than shown in the table.
2.2 Debugging using Angel

Angel is a program that enables rapid development and debugging of applications running on ARM-based hardware. Angel runs on the ARM development board or a development version of the product hardware alongside your application. It communicates with a debugger that can handle the Angel communications protocol, such as the *ARM Debugger for Windows*, or *armsd*. A serial/parallel or ethernet connection to the host debugging system is required.

The binary image for the Angel is supplied with the ARM development board. To download, execute and debug code the host needs to be running the *ARM Debugger for Windows* or *armsd* program supplied as part of the *ARM Software Development Toolkit*, available separately from ARM.

Note

If debugging with Angel is required, jumper links on the ARM development board may need to be changed. Please refer to the manual *ARM Target Development System User Guide* for details of how to establish a debug link between the board and the host system.
2.3 Debugging using Multi-ICE

The Multi-ICE debugging system provides a nonintrusive debugging system with fast download and is available separately from ARM.

The ARM920T/940T header card provides a Multi-ICE connector, PL5, which connects via a 20-way ribbon cable to the Multi-ICE hardware. The Multi-ICE server and debugger software should be run on the host computer. To download, execute and debug code the host needs to be running the ARM Multiprocessor Debugger for Windows software, available separately from ARM. Please refer to the Multi-ICE Installation Guide for installation instructions and the Multi-ICE User Guide for use of the Multi-ICE software.

The Multi-ICE debugging system should be set up as shown in Figure 2-3.

---

**Note**

Debugger and Multi-ICE server can be the same machine or two networked machines.
Chapter 3
Configuring the ARM920T/940T Header Card

This chapter describes the board link and switch settings that configure the ARM920T/940T header card. It contains the following sections:

• Setting the core clock frequency on page 3-2.
• Surface mount links on page 3-3.
• Using the external clock input on page 3-5
• Setting the endianness on page 3-6.
3.1 Setting the core clock frequency

On the ARM920T/940T header card, a phase-locked loop chip performs the core clock generation. This multiplies a reference frequency of 1MHz by a user programmable factor. The factor is eight plus the value dialled up on the rotary DIL switches (S2 and S1). See Figure 3-1.

![Figure 3-1 Position of switches S1 and S2](image)

Typical settings and their corresponding frequency values are shown in Table 3-1.

<table>
<thead>
<tr>
<th>MSB(S2)</th>
<th>LSB(S1)</th>
<th>HEX VALUE</th>
<th>DECIMAL VALUE</th>
<th>Core clock frequency (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>A</td>
<td>2A</td>
<td>42</td>
<td>50</td>
</tr>
<tr>
<td>5</td>
<td>C</td>
<td>5C</td>
<td>92</td>
<td>100</td>
</tr>
<tr>
<td>8</td>
<td>E</td>
<td>8E</td>
<td>142</td>
<td>150</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
<td>98</td>
<td>152</td>
<td>160</td>
</tr>
<tr>
<td>C</td>
<td>0</td>
<td>C0</td>
<td>192</td>
<td>200 (see note)</td>
</tr>
</tbody>
</table>

Operation is guaranteed only for values from 0x04 to 0x98, which generate frequencies from 12 to 160MHz. Under typical conditions the oscillator will operate at higher frequencies such as 200MHz (0xC0) or even higher.

--- Note ---
Operation of the oscillator chip beyond 160MHz is not guaranteed.
3.2 Surface mount links

The ARM920T/940T header card has six surface mount links. These links should not be moved from their default position for normal operation.

3.2.1 Links LK1 to LK4

Links LK1 to LK4 are used to select from alternative signals that can be routed to the header card. Figure 3-2 shows the default positions of LK1, 2, 3, and 4.

![Diagram of default position of links LK1, LK2, LK3 and LK4](image)

Table 3-2 shows the signals selected by these links in their default position.

<table>
<thead>
<tr>
<th>Link</th>
<th>Name</th>
<th>Default position</th>
</tr>
</thead>
<tbody>
<tr>
<td>LK1</td>
<td>TESTCFG</td>
<td>C-B</td>
</tr>
<tr>
<td>LK2</td>
<td>ISYNC</td>
<td>C-B</td>
</tr>
<tr>
<td>LK3</td>
<td>TRACK</td>
<td>C-B</td>
</tr>
<tr>
<td>LK4</td>
<td>TSYNCEN</td>
<td>C-B</td>
</tr>
</tbody>
</table>

Table 3-2 Signals selected by LK1 to LK4 in default positions
3.2.2 Links LK5 and LK6

Links LK5 and LK6 determine which AGNT and AREQ sources are used. The default position of links LK5 and LK6 (both links set to A-C) is shown in Figure 3-3. The position of these links should not be changed for normal operation.

![Figure 3-3 Default position of links LK5 and LK6](image)

Table 3-3 shows the signals selected by these links in their default position.

<table>
<thead>
<tr>
<th>Link</th>
<th>Name</th>
<th>Default position</th>
</tr>
</thead>
<tbody>
<tr>
<td>LK5</td>
<td>AGNT</td>
<td>A-C</td>
</tr>
<tr>
<td>LK6</td>
<td>AREQ</td>
<td>A-C</td>
</tr>
</tbody>
</table>
3.3 Using the external clock input

The external clock input can be configured by changing the arrangement of surface mount resistors, as shown in Table 3-4. This allows an AC-coupled input from either an RF signal generator or a standard CMOS clock generator input to drive ARM920T/940T directly or via a buffer.

<table>
<thead>
<tr>
<th>Clock mode to ARM920T/940T</th>
<th>R33</th>
<th>R34</th>
<th>R35</th>
<th>R36</th>
<th>R37</th>
<th>R38</th>
</tr>
</thead>
<tbody>
<tr>
<td>On board PLL source (default)</td>
<td>33Ω</td>
<td>33Ω</td>
<td>omit</td>
<td>omit</td>
<td>33Ω</td>
<td>omit</td>
</tr>
<tr>
<td>RF signal generator via a buffer</td>
<td>omit</td>
<td>omit</td>
<td>omit</td>
<td>33Ω</td>
<td>33Ω</td>
<td>33Ω</td>
</tr>
<tr>
<td>RF signal generator direct to ARM920T/940T</td>
<td>omit</td>
<td>omit</td>
<td>0Ω</td>
<td>omit</td>
<td>omit</td>
<td>33Ω</td>
</tr>
</tbody>
</table>

The positions of resistors R33 to R38, and the external clock input (SK6) are shown in Figure 3-4.

![Figure 3-4 Position of resistors R33 to R38 and external clock input](image)

The input impedance of SK6 is 50-ohms. See External clock input on page 4-4 for details of how to change the input impedance to match sources other than 50-ohms.
3.4 Setting the endianness

The ARM920T/940T header card can be configured for either little-endian or big-endian operation. The factory setting is for little-endian operation.

3.4.1 Little-endian memory system

To configure the ARM920T/940T header card for little-endian operation:

1. Remove BIGEND link (LK4) on the ARM development board.
2. Reset the ARM920T/940T. It automatically assumes a little-endian memory system, so no software configuration is required.

3.4.2 Big-endian memory system

To configure the ARM920T/940T header card for big-endian operation:

1. Fit BIGEND link (LK4) on the ARM development board.
2. Reset the ARM920T/940T. It automatically assumes a little-endian memory system.
3. Change the ARM920T/940T to BIGEND mode by setting bit 7 of coprocessor 15 register 1, see Example 3-1.

Note

Any byte accesses before this bit is set will be little-endian so will not access the expected data.

Example 3-1 Setting the ARM920T/940T into BIGEND mode

MRC p15, 0, r0, c1, 0 ; read coprocessor 15 register 1
ORR r0, r0, #0x80 ; set bit 7
MCR p15, 0, r0, c1, 0 ; write coprocessor 15 register 1
Chapter 4

Circuit Descriptions

This chapter describes the operation of the ARM920T/940T header card. It contains the following sections:

• The header card circuit board on page 4-2
• Power measurements on page 4-9.
4.1 The header card circuit board

The header card is an 8-layer board and consists of:
- the ARM920T/940T processor
- a phase-locked loop (PLL) clock-generation chip and buffer
- external clock input
- connectors for a logic analyzer and a Multi-ICE connector.

4.1.1 Processor in BGA

The ARM920T/940T processor is supplied in a 388-pin ball grid array package, a number of inputs are tied to default values through resistors. These are listed in Table 4-1.

<table>
<thead>
<tr>
<th>ARM920T signal names</th>
<th>ARM940T signal names</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>CHSDE0</td>
<td>CHSDE0</td>
<td>LOW</td>
</tr>
<tr>
<td>CHSDE1</td>
<td>CHSDE1</td>
<td>HIGH</td>
</tr>
<tr>
<td>CHSEX0</td>
<td>CHSEX0</td>
<td>LOW</td>
</tr>
<tr>
<td>CHSEX1</td>
<td>CHSEX1</td>
<td>HIGH</td>
</tr>
<tr>
<td>CPDIN[31:0]</td>
<td>CPDIN[31:0]</td>
<td>LOW</td>
</tr>
<tr>
<td>SELSCANOUT0</td>
<td>DABORT</td>
<td>LOW</td>
</tr>
<tr>
<td>DBGEN</td>
<td>DBGEN</td>
<td>HIGH</td>
</tr>
<tr>
<td>DEWPT</td>
<td>DEWPT</td>
<td>LOW</td>
</tr>
<tr>
<td>DSEL</td>
<td>DSEL</td>
<td>LOW</td>
</tr>
<tr>
<td>EBE</td>
<td>EBE</td>
<td>HIGH</td>
</tr>
<tr>
<td>EDBGRQ</td>
<td>EDBGRQ</td>
<td>LOW</td>
</tr>
<tr>
<td>EDBGRQ</td>
<td>EDBGRQ</td>
<td>LOW</td>
</tr>
<tr>
<td>EXTERN0</td>
<td>EXTERN0</td>
<td>LOW</td>
</tr>
<tr>
<td>EXTERN1</td>
<td>EXTERN1</td>
<td>LOW</td>
</tr>
<tr>
<td>No connection</td>
<td>GCLK</td>
<td>LOW</td>
</tr>
<tr>
<td>SELSCANOUT1</td>
<td>IABE</td>
<td>HIGH</td>
</tr>
</tbody>
</table>
4.1.2 Clock generation

A PLL chip (U2, ICS525) generates the high speed clock, FCLK, which is used to clock the core of ARM920T/940T.

The two rotary DIL switches (S1 and S2) can be used to set the core clock, FCLK, frequency, as shown in Table 2-1 on page 2-3.

The ICS525 requires 5 volts to operate which is taken from the ARM development board and passes through a ferrite bead. The purpose of the ferrite bead is to filter out any parasitic noise from the supply.

Before applying the clock to the ARM920T/940T it is converted to a 3.3V level signal by a 5V tolerant high-speed inverting buffer (U3, 74LCX04).

Two buffers are used to split the output of FCLK to the header connectors and FCLK to the ARM920T/940T. The resistors R33-R38 provide series termination on the outputs of the buffer chip.
4.1.3 External clock input

The ARM920T/940T header card has a 50-ohm mini-coaxial connector socket (SK6) to allow the use of an external clock signal from an external clock generator. This is usually only required if the operating frequency is greater than 160MHz or less than 12MHz.

The ARM920T/940T header card clock input is terminated in a 50-ohm load impedance on the board, depending on the link settings shown in Table 3-4 on page 3-5, to match the external clock source impedance. Resistors R30 and R40 can be changed, if required, to allow proper termination of a clock frequency source of other than 50-ohms output impedance.
4.2 Connectors

The ARM920T/940T header card has five 60-way sockets (SK1-5) mounted on the underneath. Four of these correspond to the four 60-way plug connectors (PL1-PL4) on the development card, which allow the header card to be fitted to the development board. The fifth socket carries the extra coprocessor signals. These are not connected to the ARM development board, but can be connected to the ARM logic expansion card if required. For further details see Section 2.1 of the Logic Expansion Card User Guide.

4.2.1 Logic analyzer connectors

Six 20-way box headers, POD1 to 6, are provided to allow connection of Hewlett Packard 20-pin (HP 01650-63203) pods suitable for use with a HP1600 or 16500-series logic analyzer and thus trace the ARM920T/940T activity. These connectors can also be used for expansion purposes and give access to coprocessor buses, CPID[31:0], CPDOUT[31:0] and CPDIN[31:0]. The pinout of connectors POD1 to 6 is given in Figure 4-1 on page 4-6.
Figure 4-1 Boxed header pinouts
Four more 20-way header connectors (without a box), POD7-10, allow other clock and status ARM920T/940T signals to be monitored. The pinout of connectors POD7-10 is given in Figure 4-2.

**Figure 4-2 Unboxed header pinouts**

<table>
<thead>
<tr>
<th>POD7</th>
<th>POD8</th>
</tr>
</thead>
<tbody>
<tr>
<td>nCPUWAIT</td>
<td>TCK1</td>
</tr>
<tr>
<td>CPASS</td>
<td>4</td>
</tr>
<tr>
<td>CHSEXT</td>
<td>DBGRQ</td>
</tr>
<tr>
<td>CHSEXD</td>
<td></td>
</tr>
<tr>
<td>nIRQ</td>
<td>5</td>
</tr>
<tr>
<td>SYNC</td>
<td>6</td>
</tr>
<tr>
<td>DBGEND</td>
<td>7</td>
</tr>
<tr>
<td>DEVPTE</td>
<td>8</td>
</tr>
<tr>
<td>MSEL</td>
<td>9</td>
</tr>
<tr>
<td>EXTERN0</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>11</td>
</tr>
<tr>
<td></td>
<td>12</td>
</tr>
<tr>
<td></td>
<td>13</td>
</tr>
<tr>
<td></td>
<td>14</td>
</tr>
<tr>
<td></td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>16</td>
</tr>
<tr>
<td></td>
<td>17</td>
</tr>
<tr>
<td></td>
<td>18</td>
</tr>
<tr>
<td></td>
<td>19</td>
</tr>
<tr>
<td></td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>VDD</td>
</tr>
<tr>
<td>BPROT4</td>
<td></td>
</tr>
<tr>
<td>BPROT2</td>
<td></td>
</tr>
<tr>
<td>DCLK</td>
<td></td>
</tr>
<tr>
<td>BGEND</td>
<td></td>
</tr>
<tr>
<td>INSTREXEC</td>
<td></td>
</tr>
<tr>
<td>BKCLK</td>
<td></td>
</tr>
<tr>
<td>RANGEOUT0</td>
<td></td>
</tr>
<tr>
<td>JCPTRANS</td>
<td></td>
</tr>
<tr>
<td>PKCLK</td>
<td></td>
</tr>
<tr>
<td>TEST</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(SELSCANOUT1)</td>
</tr>
<tr>
<td></td>
<td>(NC)</td>
</tr>
<tr>
<td></td>
<td>(SOUTBIS)</td>
</tr>
<tr>
<td></td>
<td>(ASTB)</td>
</tr>
<tr>
<td></td>
<td>(SHCLK2BIS)</td>
</tr>
<tr>
<td></td>
<td>(SDIN)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>POD9</th>
<th>POD10</th>
</tr>
</thead>
<tbody>
<tr>
<td>BPROT4</td>
<td>TCK1</td>
</tr>
<tr>
<td>BPROT2</td>
<td>4</td>
</tr>
<tr>
<td>DCLK</td>
<td>5</td>
</tr>
<tr>
<td>BGEND</td>
<td>6</td>
</tr>
<tr>
<td>INSTREXEC</td>
<td>7</td>
</tr>
<tr>
<td>BKCLK</td>
<td>8</td>
</tr>
<tr>
<td>RANGEOUT0</td>
<td>9</td>
</tr>
<tr>
<td>JCPTRANS</td>
<td>10</td>
</tr>
<tr>
<td>PKCLK</td>
<td>11</td>
</tr>
<tr>
<td>TEST</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(SELSCANOUT0)</td>
</tr>
<tr>
<td></td>
<td>(NC)</td>
</tr>
<tr>
<td></td>
<td>(SOUTBIS)</td>
</tr>
<tr>
<td></td>
<td>(ASTB)</td>
</tr>
<tr>
<td></td>
<td>(SHCLK2BIS)</td>
</tr>
<tr>
<td></td>
<td>(SDIN)</td>
</tr>
</tbody>
</table>

**4.2.2 Multi-ICE connector**

A 20-way connector, PL5, allows debugging of the ARM920T/940T using Multi-ICE. The position of PL5 is shown in Figure 1-1 on page 1-3.

The Multi-ICE connector has the standard five JTAG signals, \( n\text{TRST}, \ TDI, \ TMS, \ TCK \) and \( TDO \), which are interspersed with ground pins to reduce noise. The pinout for PL5 is shown in Figure 4-3.

**Figure 4-3 PL5 pinout**
The signal **RTCK** (returned **TCK**), is connected to **TCK** on the header card, to allow the Multi-ICE to make use of the *adaptive clock timing* option for debugging TrackingICE targets. See *Application Note 41: TrackingICE* for information about TrackingICE.

The signal **nSRST** can be used by the Multi-ICE unit to reset the ARM920T/940T header card and the ARM development board.

The **DBGRQ** and **DBGACK** signals are not used by Multi-ICE.
4.3 Power measurements

The header card has a wire link jumper, WL1, which can be removed to allow the current consumption of the core to be measured. Figure 4-4 shows the location of wire link WL1.

![Figure 4-4 Position of WL1](image)

Removal of the link allows an external power supply to be introduced, permitting a variable voltage source to be used to set the required core voltage (VDD).

It is not recommended to measure core current using an in-line ammeter because of losses due to lead impedances. However, if a low-value resistor (for example 1ohm) is fitted as shown in Figure 4-5, the core current can be found more accurately by measuring the voltage across the resistor and then calculating the current through it, and so the power.

![Figure 4-5 Setup for core power consumption measurement](image)
Index

The items in this index are listed in alphabetic order. The references given are to page numbers.

A
Angel 2-4
ARM development board 1-2
ARM Software Development Kit 1-2

B
Ball grid array package 4-2
BIGEND link 3-6
Big-endian memory system 3-6
Board layout 1-3
Bus clock frequency 2-3

C
Circuit description 4-1
Clock generation 4-3
Code development 1-2
Configuration development board 2-2
Connector, Multi-ICE 4-7
Connectors 4-5
Core clock frequency 3-2
Core power measurement 4-9

D
Debugging the ARM920T/940T 2-2
Debugging using Angel 2-4
Debugging using Multi-ICE 2-5
Development board 1-2

E
Endianness 3-6
External clock 3-5
External clock input (impedance) 4-4

F
Features of the header card 1-2

H
Header card connectors 4-5

I
Installing the header card 2-2

L
Link
BIGEND 3-6
LK1 to LK4 3-3
LK5 and LK6 3-4
Little-endian memory system 3-6
Logic analyzer connectors 4-5
Index

M
Mounting the header card 2-2
Multi-ICE 2-5
Multi-ICE connector 4-7

P
Part number 1-2
PCB layout 1-3
Power measurement 4-9
Processor 4-2

S
Schematic diagrams 1-3
Setting
   bus clock frequency 2-3
   core clock frequency 3-2
   endianness 3-6
Setting up
   development board 2-2
   header card 3-1
Software Development Kit 1-2
Surface mount links 3-3
System requirements 1-2