CoreLink ADB-400 AMBA Domain Bridge Cycle Model
User Guide

Copyright © 2016 ARM Limited. All rights reserved.

Release Information
The following changes have been made to this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>February 2017</td>
<td>A</td>
<td>Non-Confidential</td>
<td>Restamp release.</td>
</tr>
</tbody>
</table>

Non-Confidential Proprietary Notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM Limited (“ARM”). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any patents.

THIS DOCUMENT IS PROVIDED “AS IS”. ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version shall prevail.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word “partner” in reference to ARM’s customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement specifically covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms.

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. You must follow the ARM trademark usage guidelines http://www.arm.com/about/trademarks/guidelines/index.php.

Copyright © ARM Limited or its affiliates. All rights reserved.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

In this document, where the term ARM is used to refer to the company it means “ARM or any of its subsidiaries as appropriate”.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Product Status

The information in this document is final, that is for a developed product.

Web Address

http://www.arm.com
Contents

Preface

About This Guide ................................................................. 3
Audience ................................................................. 3
Conventions ................................................................. 4
Further reading ............................................................... 5
Glossary ................................................................. 6

Chapter 1.
Using the Cycle Model in SoC Designer

ADB-400 Cycle Model Functionality ............................................. 1
Supported Protocols ............................................................ 2
Unsupported Protocols ......................................................... 2
Adding and Configuring the SoC Designer Component ...................... 2
SoC Designer Component Files ................................................ 2
Adding the Cycle Model to the Component Library ......................... 3
Adding the Component to the SoC Designer Canvas ....................... 3
Available Component ESL Ports ............................................. 4
Setting Component Parameters ................................................ 5
Debug Features ............................................................... 6
Available Profiling Data ....................................................... 6
Preface

A Cycle Model component is a library developed from ARM intellectual property (IP) that is generated through Cycle Model Studio™. The Cycle Model then can be used within a virtual platform tool, for example, SoC Designer.

About This Guide

This guide provides all the information needed to configure and use the Cycle Model in SoC Designer.

Audience

This guide is intended for experienced hardware and software developers who create components for use with SoC Designer. You should be familiar with the following products and technology:

- SoC Designer
- Hardware design verification
- Verilog or SystemVerilog programming language
### Conventions

This guide uses the following conventions:

<table>
<thead>
<tr>
<th>Convention</th>
<th>Description</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>courier</td>
<td>Commands, functions, variables, routines, and code examples that are set apart from ordinary text.</td>
<td><code>sparseMem_t SparseMemCreateNew();</code></td>
</tr>
<tr>
<td>italic</td>
<td>New or unusual words or phrases appearing for the first time.</td>
<td><em>Transactors</em> provide the entry and exit points for data...</td>
</tr>
<tr>
<td>bold</td>
<td>Action that the user performs.</td>
<td>Click <strong>Close</strong> to close the dialog.</td>
</tr>
<tr>
<td>&lt;text&gt;</td>
<td>Values that you fill in, or that the system automatically supplies.</td>
<td><code>&lt;platform&gt;/</code> represents the name of various platforms.</td>
</tr>
<tr>
<td>[ text ]</td>
<td>Square brackets [ ] indicate optional text.</td>
<td><code>$CARBON_HOME/bin/modelstudio [ &lt;filename&gt; ]</code></td>
</tr>
<tr>
<td>[ text1</td>
<td>text2 ]</td>
<td>The vertical bar</td>
</tr>
</tbody>
</table>

Also note the following references:

- References to C code implicitly apply to C++ as well.
- File names ending in .cc, .cpp, or .cxx indicate a C++ source file.
Further reading

This section lists related publications. The following publications provide information that relate directly to SoC Designer:

- *SoC Designer Installation Guide*
- *SoC Designer User Guide*
- *SoC Designer Standard Component Library Reference Manual*

The following publications provide reference information about ARM® products:

- *AMBA 3 AHB-Lite Overview*
- *AMBA Specification (Rev 2.0)*
- *AMBA AHB Transaction Level Modeling Specification*
- *Architecture Reference Manual*

See [http://infocenter.arm.com/help/index.jsp](http://infocenter.arm.com/help/index.jsp) for access to ARM documentation.

The following publications provide additional information on simulation:

Glossary

**AMBA** *Advanced Microcontroller Bus Architecture.* The ARM open standard on-chip bus specification that describes a strategy for the interconnection and management of functional blocks that make up a System-on-Chip (SoC).

**AHB** *Advanced High-performance Bus.* A bus protocol with a fixed pipeline between address/control and data phases. It only supports a subset of the functionality provided by the AMBA AXI protocol.

**APB** *Advanced Peripheral Bus.* A simpler bus protocol than AXI and AHB. It is designed for use with ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports.

**AXI** *Advanced eXtensible Interface.* A bus protocol that is targeted at high performance, high clock frequency system designs and includes a number of features that make it very suitable for high speed sub-micron interconnect.

**Cycle Model** A software object created by the Cycle Model Studio (or *Cycle Model Compiler*) from an RTL design. The Cycle Model contains a cycle- and register-accurate model of the hardware design.

**Cycle Model Studio** Graphical tool for generating, validating, and executing hardware-accurate software models. It creates a Cycle Model, and it also takes a Cycle Model as input and generates a component that can be used in SoC Designer, Platform Architect, or Accellera SystemC for simulation.

**CASI** *ESL API Simulation Interface,* is based on the SystemC communication library and manages the interconnection of components and communication between components.

**CADI** *ESL API Debug Interface,* enables reading and writing memory and register values and also provides the interface to external debuggers.

**CAPI** *ESL API Profiling Interface,* enables collecting historical data from a component and displaying the results in various formats.

**Component** Building blocks used to create simulated systems. Components are connected together with unidirectional transaction-level or signal-level connections.

**ESL** *Electronic System Level.* A type of design and verification methodology that models the behavior of an entire system using a high-level language such as C or C++.

**HDL** *Hardware Description Language.* A language for formal description of electronic circuits, for example, Verilog.

**RTL** *Register Transfer Level.* A high-level hardware description language (HDL) for defining digital circuits.

**SoC Designer** High-performance, cycle accurate simulation framework which is targeted at System-on-a-Chip hardware and software debug as well as architectural exploration.

**SystemC** SystemC is a single, unified design and verification language that enables verification at the system level, independent of any detailed hardware and software implementation, as well as enabling co-verification with RTL design.

**Transactor** *Transaction adaptors.* You add transactors to your component to connect your component directly to transaction level interface ports for your particular platform.
Chapter 1

Using the Cycle Model in SoC Designer

This chapter describes the functionality of the Cycle Model, and how to use it in SoC Designer. It contains the following sections:

- ADB-400 Cycle Model Functionality
- Adding and Configuring the SoC Designer Component
- Available Component ESL Ports
- Setting Component Parameters
- Debug Features
- Available Profiling Data

1.1 ADB-400 Cycle Model Functionality

The AMBA® Domain Bridge (ADB) integrates multiple power or clock domains, or different voltage levels in an AMBA system. It provides an asynchronous bridge between two components or systems. It also supports clock availability management, simple reset requirements, complex power management, and Dynamic Voltage and Frequency Scaling (DVFS).

This component supports full system coherent memory views by implementing upstream data forwarding. Refer to the *SoC Designer User Guide* for details about full system coherent memory views.

You can configure the ADB-400 to provide the optimum features, performance, and gate count required for your intended application.
1.1.1 Supported Protocols

The AMBA Domain bridge supports the following protocols:

- AXI3™
- AXI4™
- ACE-Lite™
- ACE-Lite with Distributed Virtual Memory (DVM) transactions (ACE-Lite+DVM)
- ACE™

Note: The AMBA Domain Bridge does not perform protocol translation. The two components or systems on the master and slave side must use the same protocol.

1.1.2 Unsupported Protocols

- The ADB Cycle Model does not support the AXI4Stream configuration.

1.2 Adding and Configuring the SoC Designer Component

The following topics briefly describe how to use the component. See the SoC Designer User Guide for more information.

- SoC Designer Component Files
- Adding the Cycle Model to the Component Library
- Adding the Component to the SoC Designer Canvas

1.2.1 SoC Designer Component Files

The component files are the final output from the Cycle Model Studio compile and are the input to SoC Designer. There are two versions of the component; an optimized release version for normal operation, and a debug version.

On Linux the debug version of the component is compiled without optimizations and includes debug symbols for use with gdb. The release version is compiled without debug information and is optimized for performance.

On Windows the debug version of the component is compiled referencing the debug runtime libraries, so it can be linked with the debug version of SoC Designer. The release version is compiled referencing the release runtime library. Both release and debug versions generate debug symbols for use with the Visual C++ debugger on Windows.

The provided component files are listed below:

<table>
<thead>
<tr>
<th>Platform</th>
<th>File Description</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Linux</td>
<td>maxlib.lib&lt;model_name&gt;.conf</td>
<td>SoC Designer configuration file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx.so</td>
<td>SoC Designer component runtime file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx_DBG.so</td>
<td>SoC Designer component debug file</td>
</tr>
</tbody>
</table>
1.2.2 Adding the Cycle Model to the Component Library

The compiled Cycle Model component is provided as a configuration file (.conf). To make the component available in the Component Window in SoC Designer Canvas, perform the following steps:

1. Launch SoC Designer Canvas.
2. From the File menu, select Preferences.
3. Click on Component Library in the list on the left.
4. Under the Additional Component Configuration Files window, click Add.
5. Browse to the location where the SoC Designer Cycle Model is located and select the component configuration file:
   - maxlib.lib<model_name>.windows.conf (for Linux)
   - maxlib.lib<model_name>.windows.conf (for Windows)
6. Click OK.
7. To save the preferences permanently, click the OK & Save button.

The component is now available from the SoC Designer Component Window.

1.2.3 Adding the Component to the SoC Designer Canvas

Locate the component in the Component Window and drag it out to the Canvas.

<table>
<thead>
<tr>
<th>Platform</th>
<th>File</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Windows</td>
<td>maxlib.lib&lt;model_name&gt;.windows.conf</td>
<td>SoC Designer configuration file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx.dll</td>
<td>SoC Designer component runtime file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx_DBG.dll</td>
<td>SoC Designer component debug file</td>
</tr>
</tbody>
</table>

Additionally, this User Guide PDF file is provided with the component.
1.3 Available Component ESL Ports

Table 1-2 describes the ADB-400 ESL ports that are exposed in SoC Designer.

**Table 1-2  AXI ESL Component Ports**

<table>
<thead>
<tr>
<th>ESL Port</th>
<th>Description</th>
<th>Direction</th>
<th>Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>CIT_aclks</td>
<td>Clock slave port</td>
<td>Input</td>
<td>Clock slave</td>
</tr>
<tr>
<td>CIT_aclkm</td>
<td>Clock slave port</td>
<td>Input</td>
<td>Clock slave</td>
</tr>
<tr>
<td>cactives</td>
<td>Clock activity indicator signal</td>
<td>Output</td>
<td>Signal master</td>
</tr>
<tr>
<td>cactivem</td>
<td>Clock activity indicator signal</td>
<td>Output</td>
<td>Signal master</td>
</tr>
<tr>
<td>pwrdnackn</td>
<td>Acknowledge signal for powerdown interface</td>
<td>Output</td>
<td>Signal master</td>
</tr>
<tr>
<td>pwrdnreqn</td>
<td>Request signal for powerdown interface</td>
<td>Input</td>
<td>Signal slave</td>
</tr>
<tr>
<td>&lt;variant&gt;_s</td>
<td>Slave interface port</td>
<td>Input</td>
<td>Transaction slave</td>
</tr>
<tr>
<td>&lt;variant&gt;_m</td>
<td>Master interface port</td>
<td>Output</td>
<td>Transaction master</td>
</tr>
<tr>
<td>clk_in</td>
<td>Clock slave input</td>
<td>Input</td>
<td>Clock slave</td>
</tr>
</tbody>
</table>

1. `<variant>` may be one of the following: ACE, ACE_Lite, ACE_LITE_DVM, AXI3, or AXI4.

All pins that are not listed in this table have been either tied or disconnected for performance reasons.
1.4 Setting Component Parameters

You can change the settings of all the component parameters in SoC Designer Canvas, and of some of the parameters in SoC Designer Simulator. To modify the component's parameters:

1. In the Canvas, right-click on the component and select **Edit Parameters...** You can also double-click the component. The **Edit Parameters** dialog box appears.

2. In the Parameters dialog box, double-click the Value field of the parameter that you want to modify.

3. If it is a text field, type a new value in the Value field. If a menu choice is offered, select the desired option.

The parameters that are available for the ADB-400 are described in Table 1-3.

**Table 1-3 ADB-400 Component Parameters**

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Description</th>
<th>Allowed Values</th>
<th>Default Value</th>
<th>Runtime¹</th>
</tr>
</thead>
<tbody>
<tr>
<td>Align Waveforms</td>
<td>When set to <em>true</em>, waveforms dumped from the component are aligned with the SoC Designer simulation time. The reset sequence, however, is not included in the dumped data. When set to <em>false</em>, the reset sequence is dumped to the waveform data, however, the component time is not aligned with the SoC Designer time.</td>
<td>true, false</td>
<td>true</td>
<td>No</td>
</tr>
<tr>
<td>Carbon DB Path</td>
<td>Sets the directory path to the database file.</td>
<td>not used</td>
<td>empty</td>
<td>No</td>
</tr>
<tr>
<td>Dump Waveforms</td>
<td>Whether SoC Designer dumps waveforms for this component.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td>Enable Debug Messages</td>
<td>When set to <em>true</em> writes the debug messages onto the SoC Designer output window.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;variant&gt;_m Enable Debug Messages²</code></td>
<td>When set to true, writes debug messages to the SoC Designer output window.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;variant&gt;_m Protocol Variant²</code></td>
<td>Variant of the AXI4 or AXI3 protocol to use.</td>
<td>Not configurable</td>
<td>Variant specified during Cycle Model configuration</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;variant&gt;_s Enable Debug Messages²</code></td>
<td>When set to true, writes debug messages to the SoC Designer output window.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;variant&gt;_s Protocol Variant²</code></td>
<td>Variant of the AXI4 or AXI3 protocol to use.</td>
<td>Not configurable</td>
<td>Variant specified during Cycle Model configuration</td>
<td>Yes</td>
</tr>
</tbody>
</table>
1.5 Debug Features

The ADB-400 Cycle Model has no debug features.

1.6 Available Profiling Data

The ADB-400 Cycle Model component has no profiling capabilities.