CoreLink Network Interconnect NIC-301
User Guide

Copyright © 2017 ARM Limited. All rights reserved.

Release Information

The following changes have been made to this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>February 2017</td>
<td>A</td>
<td>Non-Confidential</td>
<td>Restamp release.</td>
</tr>
</tbody>
</table>

Non-Confidential Proprietary Notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM Limited (“ARM”). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any patents.

THIS DOCUMENT IS PROVIDED “AS IS”. ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version shall prevail.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word “partner” in reference to ARM’s customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement specifically covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms.

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. You must follow the ARM trademark usage guidelines http://www.arm.com/about/trademarks/guidelines/index.php.

Copyright © ARM Limited or its affiliates. All rights reserved.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

In this document, where the term ARM is used to refer to the company it means “ARM or any of its subsidiaries as appropriate”.

ARM DU11086A
ID121616
Copyright © 2017 ARM Limited. All rights reserved.
Non-Confidential
Confidentiality Status
This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Product Status
The information in this document is final, that is for a developed product.

Web Address
http://www.arm.com
## Chapter 1.
### Using the Cycle Model in SoC Designer

- NIC-301 Cycle Model Functionality .................................................. 2
- Implemented Hardware Features ......................................................... 2
- Unsupported Hardware Features ......................................................... 3
- Features Additional to the Hardware .................................................. 3
- Adding and Configuring the SoC Designer Component ............................. 4
  - SoC Designer Component Files ....................................................... 4
  - Adding the Cycle Model to the Component Library ............................ 5
  - Adding the Component to the SoC Designer Canvas ............................ 5
- Available Component ESL Ports ....................................................... 6
- Setting Component Parameters ......................................................... 7
  - Using the Track In-Flight Data parameter ....................................... 8
- Debug Features .............................................................................. 9
  - Register Information .................................................................... 9
- Available Profiling Data .................................................................. 12
Preface

A Cycle Model component is a library developed from ARM intellectual property (IP) that is generated through Cycle Model Studio™. The Cycle Model then can be used within a virtual platform tool, for example, SoC Designer.

About This Guide

This guide provides all the information needed to configure and use the Cycle Model in SoC Designer.

Audience

This guide is intended for experienced hardware and software developers who create components for use with SoC Designer. You should be familiar with the following products and technology:

• SoC Designer
• Hardware design verification
• Verilog or SystemVerilog programming language
Conventions

This guide uses the following conventions:

<table>
<thead>
<tr>
<th>Convention</th>
<th>Description</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>courier</td>
<td>Commands, functions, variables, routines, and code examples that are set</td>
<td><code>sparseMem_t SparseMemCreateNew();</code></td>
</tr>
<tr>
<td></td>
<td>apart from ordinary text.</td>
<td></td>
</tr>
<tr>
<td>italic</td>
<td>New or unusual words or phrases appearing for the first time.</td>
<td><code>Transactors provide the entry and exit points for data ...</code></td>
</tr>
<tr>
<td>bold</td>
<td>Action that the user performs.</td>
<td>Click <strong>Close</strong> to close the dialog.</td>
</tr>
<tr>
<td>&lt;text&gt;</td>
<td>Values that you fill in, or that the system automatically supplies.</td>
<td><code>&lt;platform&gt;/</code> represents the name of various platforms.</td>
</tr>
<tr>
<td>[ text ]</td>
<td>Square brackets [ ] indicate optional text.</td>
<td><code>$CARBON_HOME/bin/modelstudio [ &lt;filename&gt; ]</code></td>
</tr>
<tr>
<td>[ text1</td>
<td>text2 ]</td>
<td>The vertical bar</td>
</tr>
</tbody>
</table>

Also note the following references:

- References to C code implicitly apply to C++ as well.
- File names ending in .cc, .cpp, or .cxx indicate a C++ source file.
Further reading

This section lists related publications. The following publications provide information that relate directly to SoC Designer:

- SoC Designer Installation Guide
- SoC Designer User Guide

The following publications provide reference information about ARM® products:

- AMBA 3 AHB-Lite Overview
- AMBA Specification (Rev 2.0)
- AMBA AHB Transaction Level Modeling Specification

See http://infocenter.arm.com/help/index.jsp for access to ARM documentation.

The following publications provide additional information on simulation:

### Glossary

<table>
<thead>
<tr>
<th>Term</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AMBA</td>
<td><em>Advanced Microcontroller Bus Architecture.</em> The ARM open standard on-chip bus specification that describes a strategy for the interconnection and management of functional blocks that make up a System-on-Chip (SoC).</td>
</tr>
<tr>
<td>AHB</td>
<td><em>Advanced High-performance Bus.</em> A bus protocol with a fixed pipeline between address/control and data phases. It only supports a subset of the functionality provided by the AMBA AXI protocol.</td>
</tr>
<tr>
<td>APB</td>
<td><em>Advanced Peripheral Bus.</em> A simpler bus protocol than AXI and AHB. It is designed for use with ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports.</td>
</tr>
<tr>
<td>AXI</td>
<td><em>Advanced eXtensible Interface.</em> A bus protocol that is targeted at high performance, high clock frequency system designs and includes a number of features that make it very suitable for high speed sub-micron interconnect.</td>
</tr>
<tr>
<td>Cycle Model</td>
<td>A software object created by the Cycle Model Studio (or <em>Cycle Model Compiler</em>) from an RTL design. The Cycle Model contains a cycle- and register-accurate model of the hardware design.</td>
</tr>
<tr>
<td>Cycle Model Studio</td>
<td>Graphical tool for generating, validating, and executing hardware-accurate software models. It creates a Cycle Model, and it also takes a Cycle Model as input and generates a component that can be used in SoC Designer, Platform Architect, or Accellera SystemC for simulation.</td>
</tr>
<tr>
<td>CASI</td>
<td><em>ESL API Simulation Interface,</em> is based on the SystemC communication library and manages the interconnection of components and communication between components.</td>
</tr>
<tr>
<td>CADI</td>
<td><em>ESL API Debug Interface,</em> enables reading and writing memory and register values and also provides the interface to external debuggers.</td>
</tr>
<tr>
<td>CAPI</td>
<td><em>ESL API Profiling Interface,</em> enables collecting historical data from a component and displaying the results in various formats.</td>
</tr>
<tr>
<td>Component</td>
<td>Building blocks used to create simulated systems. Components are connected together with unidirectional transaction-level or signal-level connections.</td>
</tr>
<tr>
<td>ESL</td>
<td><em>Electronic System Level.</em> A type of design and verification methodology that models the behavior of an entire system using a high-level language such as C or C++.</td>
</tr>
<tr>
<td>HDL</td>
<td><em>Hardware Description Language.</em> A language for formal description of electronic circuits, for example, Verilog.</td>
</tr>
<tr>
<td>RTL</td>
<td><em>Register Transfer Level.</em> A high-level hardware description language (HDL) for defining digital circuits.</td>
</tr>
<tr>
<td>SoC Designer</td>
<td>High-performance, cycle accurate simulation framework which is targeted at System-on-a-Chip hardware and software debug as well as architectural exploration.</td>
</tr>
<tr>
<td>SystemC</td>
<td>SystemC is a single, unified design and verification language that enables verification at the system level, independent of any detailed hardware and software implementation, as well as enabling co-verification with RTL design.</td>
</tr>
<tr>
<td>Transactor</td>
<td><em>Transaction adaptors.</em> You add transactors to your component to connect your component directly to transaction level interface ports for your particular platform.</td>
</tr>
</tbody>
</table>
Chapter 1

Using the Cycle Model in SoC Designer

This chapter describes the functionality of the Cycle Model, and how to use it in SoC Designer. It contains the following sections:

- NIC-301 Cycle Model Functionality
- Adding and Configuring the SoC Designer Component
- Available Component ESL Ports
- Setting Component Parameters
- Debug Features
- Available Profiling Data
1.1 NIC-301 Cycle Model Functionality

The AMBA Network Interconnect is a highly configurable component that enables you to create a complete high performance, optimized AMBA-compliant network infrastructure. The possible configurations for the AMBA Network Interconnect can range from a single bridge component, for example an AHB to AXI protocol bridge, to a complex infrastructure that consists of up to 128 masters and 64 slaves of a combination of different AMBA protocols. For information about these components, see the *AMBA Network Interconnect (NIC-301) Technical Reference Manual*.

Use the AMBA Designer Graphical User Interface configuration tool to design your Network Interconnect. You can then generate, test, and profile complex AMBA bus systems in:

- a transaction-level modeling environment
- Verilog

This section provides a summary of the functionality of the Cycle Model compared to that of the hardware, and the performance and accuracy of the Cycle Model.

- Implemented Hardware Features
- Unsupported Hardware Features
- Features Additional to the Hardware

### 1.1.1 Implemented Hardware Features

The AMBA Network Interconnect is a highly configurable infrastructure component that supports:

- 1-128 AXI or AHB-Lite slave interfaces
- 1-64 master interfaces that can be AXI, AHB-Lite, APB2, or APB3

Configuration of:

- an APB port to support 1-16 slaves
- an AXI port to support four region control bits

- Single-cycle arbitration
- Full pipelining to prevent master stalls
- Programmable control for FIFO transaction release
- Multiple switch networks
- Complex topologies, including Network On Chip (NOC) loop-back connections between switches
- Up to five cascaded switch networks between any master and slave interface pair
- AXI or AHB-Lite masters and slaves with:
  - an address width of 32-64 bits
  - a data width of 32, 64, or 128 bits
- Non-contiguous APB slave address map for a single master interface
• Independent widths of user-defined sideband signals for each channel
• Global Programmers View (GPV) for the entire infrastructure that you can configure so that any master, or a discrete configuration slave interface, can access it
• Highly flexible timing closure options
• AMBA Designer tool-based configuration

1.1.2 Unsupported Hardware Features

The following features of the NIC-301 hardware are not implemented in the Cycle Model:

• The hardware can support a data width choice of 256 bits; the Cycle Model supports only 32, 64, or 128 bits.

1.1.3 Features Additional to the Hardware

The following features that are implemented in the NIC-301 Cycle Model do not exist in the NIC-301 hardware. These features have been added to the Cycle Model for enhanced usability.

• The Address Control registers are read-write in the Cycle Model, whereas they are write-only in the hardware.
1.2 Adding and Configuring the SoC Designer Component

The following topics briefly describe how to use the component. See the *SoC Designer User Guide* for more information.

- SoC Designer Component Files
- Adding the Cycle Model to the Component Library
- Adding the Component to the SoC Designer Canvas

### 1.2.1 SoC Designer Component Files

The component files are the final output from the Cycle Model Studio compile and are the input to SoC Designer. There are two versions of the component; an optimized *release* version for normal operation, and a *debug* version.

On Linux the *debug* version of the component is compiled without optimizations and includes debug symbols for use with gdb. The *release* version is compiled without debug information and is optimized for performance.

On Windows the *debug* version of the component is compiled referencing the debug runtime libraries, so it can be linked with the debug version of SoC Designer. The *release* version is compiled referencing the release runtime library. Both release and debug versions generate debug symbols for use with the Visual C++ debugger on Windows.

The provided component files are listed below:

<table>
<thead>
<tr>
<th>Platform</th>
<th>File Description</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Linux</td>
<td>maxlib.lib&lt;component_name&gt;.conf</td>
<td>SoC Designer configuration file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx.so</td>
<td>SoC Designer component runtime file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx_DBG.so</td>
<td>SoC Designer component debug file</td>
</tr>
<tr>
<td>Windows</td>
<td>maxlib.lib&lt;component_name&gt;.windows.conf</td>
<td>SoC Designer configuration file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx.dll</td>
<td>SoC Designer component runtime file</td>
</tr>
<tr>
<td></td>
<td>lib&lt;component_name&gt;.mx_DBG.dll</td>
<td>SoC Designer component debug file</td>
</tr>
</tbody>
</table>

Additionally, this User Guide PDF file is provided with the component.
1.2.2 Adding the Cycle Model to the Component Library

The compiled Cycle Model component is provided as a configuration file (.conf). To make the component available in the Component Window in SoC Designer Canvas, perform the following steps:

1. Launch SoC Designer Canvas.
2. From the *File* menu, select *Preferences*.
3. Click on *Component Library* in the list on the left.
4. Under the *Additional Component Configuration Files* window, click *Add*.
5. Browse to the location where the SoC Designer Cycle Model is located and select the component configuration file:
   - `maxlib.lib<component_name>.conf` (for Linux)
   - `maxlib.lib<component_name>.windows.conf` (for Windows)
6. Click *OK*.
7. To save the preferences permanently, click the *OK & Save* button.

The component is now available from the SoC Designer *Component Window*.

1.2.3 Adding the Component to the SoC Designer Canvas

Locate the component in the *Component Window* and drag it out to the Canvas.

This figure shows two different components in order to show a variety of available ports. The available ports depend on how the Cycle Model was configured in AMBA Designer; the names are fully customizable in AMBA Designer.
1.3 Available Component ESL Ports

Table 1-2 describes the ESL ports of the component, created by AMBA Designer, that are exposed in SoC Designer. See the AMBA Network Interconnect (NIC-301) Supplement to AMBA Designer User Guide. See also the AMBA® Network Interconnect (NIC-301) Integration Manual for more information.

Table 1-2 ESL Component Ports

<table>
<thead>
<tr>
<th>ESL Port</th>
<th>Description</th>
<th>Direction</th>
<th>Type</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;clock_domain_name&gt;clk</code></td>
<td>Clock signal, or signals, for each defined clock domain.</td>
<td>input</td>
<td>Clock slave</td>
</tr>
<tr>
<td><code>&lt;clock_domain_name&gt;clk_r</code></td>
<td>This type of port is available if a transactor port was configured to have a view to the GPV. It must have the same clock frequency as the clock domain clock and must be synchronous to it.</td>
<td>input</td>
<td>Clock slave</td>
</tr>
<tr>
<td><code>&lt;clock_domain_name&gt;resetn</code></td>
<td>Reset signal, or signals, for each defined clock domain.</td>
<td>input</td>
<td>Signal slave</td>
</tr>
<tr>
<td><code>&lt;clock_domain_name&gt;resetn_r</code></td>
<td>Reset signal corresponding to the <code>&lt;clock_domain_name&gt;clk_r</code>, if one exists.</td>
<td>input</td>
<td>Signal slave</td>
</tr>
<tr>
<td>arqos_m_0</td>
<td>This is a 4-bit port that defines the Read QoS option for the slave port. (Only available if “From Master” was selected as the QoS Type in AMBA Designer.)</td>
<td>input</td>
<td>Signal slave</td>
</tr>
<tr>
<td>awqos_m_0</td>
<td>This is a 4-bit port that defines the Write QoS option for the slave port. (Only available if “From Master” was selected as the QoS Type in AMBA Designer.)</td>
<td>input</td>
<td>Signal slave</td>
</tr>
<tr>
<td>clk-in</td>
<td>Input clock. When using the <code>&lt;clock_domain_name&gt;clk</code> port, the <code>clk-in</code> port should not be connected.</td>
<td>input</td>
<td>Clock slave</td>
</tr>
</tbody>
</table>

Protocol Type Master Interface Ports

There is a master interface port created for each port defined in AMBA Designer. For example, `slave_00`.

Protocol Type Slave Interface Ports

There is a slave interface port created for each port defined in AMBA Designer. For example, `master_00`.

All pins that are not listed in this table have been either tied or disconnected for performance reasons.

Note: Some ESL component port values can be set using a component parameter. This includes the `<clock_domain_name>resetn` and `<clock_domain_name>resetn_r` ports. In those cases, the parameter value is used whenever the ESL port is not connected. If the port is connected, the connection value takes precedence over the parameter value.
1.4 Setting Component Parameters

You can change the settings of all the component parameters in SoC Designer Canvas, and of some of the parameters in SoC Designer Simulator. To modify the Cycle Model parameters:

1. In the Canvas, right-click on the component and select **Edit Parameters...** You can also double-click the component. The **Edit Parameters** dialog box appears.

2. In the **Parameters** window, double-click the **Value** field of the parameter that you want to modify.

3. If it is a text field, type a new value in the **Value** field. If a menu choice is offered, select the desired option. The parameters are described in Table 1-3.

Table 1-3 Component Parameters

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Allowed Values</th>
<th>Default Value</th>
<th>Runtime¹</th>
</tr>
</thead>
<tbody>
<tr>
<td>Align Waveforms</td>
<td>When set to <strong>true</strong>, waveforms dumped from the component are aligned with the SoC Designer simulation time. The reset sequence, however, is not included in the dumped data. When set to <strong>false</strong>, the reset sequence is dumped to the waveform data, however, the component time is not aligned with the SoC Designer time.</td>
<td>true, false</td>
<td>true</td>
<td>No</td>
</tr>
<tr>
<td>Carbon DB Path</td>
<td>Sets the directory path to the database file.</td>
<td>Not Used</td>
<td>empty</td>
<td>No</td>
</tr>
<tr>
<td>Dump Waveforms</td>
<td>Whether SoC Designer dumps waveforms for this component.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td>Enable Debug Messages</td>
<td>Whether debug messages are logged for the component.</td>
<td>true, false</td>
<td>false</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;clock_domain_name&gt;</code> resetn</td>
<td>Sets the value for the specified Reset signal, or signals, corresponding to the specified clock domain.</td>
<td>0x0, 0x1</td>
<td>0x1</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;clock_domain_name&gt;</code> resetn_r</td>
<td>If a <code>&lt;clock_domain_name&gt;</code> resetn_r signal exists, this parameter sets the value for the specified Reset signal, or signals, corresponding to the specified clock domain.</td>
<td>0x0, 0x1</td>
<td>0x1</td>
<td>Yes</td>
</tr>
<tr>
<td><code>&lt;slave port name&gt;</code> size[0-5]²</td>
<td>Sizes of memory regions.</td>
<td>0x0 - 0x100000000</td>
<td>size0 default is 0x100000000, size1-5 default is 0</td>
<td>No</td>
</tr>
<tr>
<td><code>&lt;slave port name&gt;</code> start[0-5]²</td>
<td>Start addresses of memory regions.</td>
<td>0x0 - 0xffffffff</td>
<td>0x00000000</td>
<td>No</td>
</tr>
</tbody>
</table>
1.4.1 Using the Track In-Flight Data parameter

The Track In-Flight Data parameter should be set to True (this is the default) if you are using any debugAccess functions in the NIC-301. debugAccess functions are used to implement the Memory view of a processor and any Disassembly view of memory. If in-flight tracking is disabled, then the information in one of these views may be incorrect while there are incomplete write transactions within the NIC301.

Disabling Track In-Flight Data may be appropriate if the accuracy of a processor’s Disassembly view or Memory view is not critical. Whether or not Track In-Flight Data is enabled, opening a Memory view from the desired memory always provides an accurate view of its contents.
1.5 Debug Features

The NIC-301 Cycle Model has a debug interface (CADI) that allows the user to view, manipulate, and control the registers and memory. A view can be accessed in SoC Designer by right clicking on the Cycle Model and choosing the appropriate menu entry.

1.5.1 Register Information

The NIC-301 Cycle Model has sets of registers that are accessible via the debug interface. The slave interface, master interface, and internal interface port registers are described in the Interface Block registers section.

The registers are listed below:

- Address Control Registers
- Peripheral ID Registers
- Interface Block Registers

1.5.1.1 Address Control Registers

Table 1-4 shows the Address Control registers.

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>remap</td>
<td>Remap register, up to eight global remap states are available.</td>
<td>read-write</td>
</tr>
<tr>
<td>security0</td>
<td>Slave 0 security setting. 1 bit for non-virtual slaves, up to 16 for virtual or APB master interfaces, and you can configure it as follows: 0 Secure 1 Non-secure</td>
<td>read-write</td>
</tr>
<tr>
<td>security1</td>
<td>Slave 1 security setting. 1 bit for non-virtual slaves, up to 16 for virtual or APB master interfaces, and you can configure it as follows: 0 Secure 1 Non-secure</td>
<td>read-write</td>
</tr>
<tr>
<td>security&lt;n&gt;</td>
<td>Slave n security setting. 1 bit for non-virtual slaves, up to 16 for APB master interfaces.</td>
<td>read-write</td>
</tr>
</tbody>
</table>
1.5.1.2 Peripheral ID Registers

If you configure any registers in the programmers view, peripheral ID registers are always visible. This provides a low gate count option for identification. Table 1-5 shows the peripheral ID registers.

Table 1-5 Peripheral ID Registers

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>Peripheral_ID0</td>
<td>Peripheral Identification Register 0 - Part Number</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID1</td>
<td>Peripheral Identification Register 1 - JEP106 and Part Number</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID2</td>
<td>Peripheral Identification Register 2 - Revision, JEP106 code flag, JEP106</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID3</td>
<td>Peripheral Identification Register 3 - Can be set using the AMBA Designer Graphical User Interface (GUI)</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID4</td>
<td>Peripheral Identification Register 4 - 4KB count, JEP106 continuation code</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID5</td>
<td>Peripheral Identification Register 5 - Reserved</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID6</td>
<td>Peripheral Identification Register 6 - Reserved</td>
<td>read-only</td>
</tr>
<tr>
<td>Peripheral_ID7</td>
<td>Peripheral Identification Register 7 - Reserved</td>
<td>read-only</td>
</tr>
<tr>
<td>Component_ID0</td>
<td>Component Identification Register 0 - Preamble</td>
<td>read-only</td>
</tr>
<tr>
<td>Component_ID1</td>
<td>Component Identification Register 1 - Generic IP component class, preamble</td>
<td>read-only</td>
</tr>
<tr>
<td>Component_ID2</td>
<td>Component Identification Register 2 - Preamble</td>
<td>read-only</td>
</tr>
<tr>
<td>Component_ID3</td>
<td>Component Identification Register 3 - Preamble</td>
<td>read-only</td>
</tr>
</tbody>
</table>
1.5.1.3 Interface Block Registers

One register tab exists for each Interface Block (IB), where the IB can be:

- Slave Interface Block (ASIB)
- Master Interface Block (AMIB)
- Internal network Interface Block (IB)

Table 1-6 shows the Interface Block registers for the ASIB, AMID, and IB. Note that a tab may be provided for each defined port (only for those ports that exist in the HDL). The tab shows the type of port (SI, MI, or II) and the name of the port. Note that not all the registers are available for each IB type, or for each protocol type (AHB, AXI, APB).

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Type</th>
</tr>
</thead>
</table>
| sync_mode         | This 3-bit register is valid only with a FIFO for all channels. You can configure the bits to create different clock domain boundaries as follows:   0 sync 1:1  
                   1 sync n:1  
                   2 sync 1:n  
                   3 sync m:n  
                   4 async  
                   5 reserved  
                   6 reserved  
                   7 reserved                                                                                                                                  | read-write |
| fn_mod            | This 1-bit register is the issuing functionality modification register. Issuing override sets block issuing capability to be forced to one transaction, and you can configure the bit as follows:  
                   0 Read issuing, read_iss_override  
                   1 Write issuing, write_iss_override                                                                                                           | read-write |
| fn_mod2           | Bypass merge, only if upsizing or downsizing. See the Upsizing data width function and Downsizing data width function sections in the TRM for more information.                                                                 | read-write |
| fn_mod_ahb        | This 3-bit register is valid for AHB interfaces only. You can configure the bits of this register as follows:  
                   bit 0 rd_incr_override  
                   bit 1 wr_incr_override  
                   bit 2 lock_overide  
                   In the TRM, see Lock transactions for information on overriding locks, and see Combination 4 for information on wr_incr_override and rd_incr_override. | read-write |
| fn_mod_iss_bm     | See the TRM for more information.                                                                                                                                                                         | read-write |
| ahb_cntl          | This 2-bit register is valid for AHB interfaces only. You can configure the bits as follows:  
                   bit 0 decerr_en  
                   bit 1 force_incr  
                   See AHB master interfaces in the TRM for more information.                                                                                   | read-write |
1.6 Available Profiling Data

The NIC-301 Cycle Model component has no profiling capabilities.