Abstract
This document describes the use of the DWARF debug table format in the Application Binary Interface (ABI) for the ARM architecture.

Keywords
DWARF, DWARF 3.0, use of DWARF format

How to find the latest release of this specification or report a defect in it
Please check the ARM Information Center (http://infocenter.arm.com) for a later release if your copy is more than one year old (navigate to the ARM Software development tools section, ABI for the ARM Architecture subsection).
Please report defects in this specification to arm dot eabi at arm dot com.

Licence
THE TERMS OF YOUR ROYALTY FREE LIMITED LICENCE TO USE THIS ABI SPECIFICATION ARE GIVEN IN SECTION 1.4, Your licence to use this specification (ARM contract reference LEC-ELA-00081 V2.0). PLEASE READ THEM CAREFULLY.

BY DOWNLOADING OR OTHERWISE USING THIS SPECIFICATION, YOU AGREE TO BE BOUND BY ALL OF ITS TERMS. IF YOU DO NOT AGREE TO THIS, DO NOT DOWNLOAD OR USE THIS SPECIFICATION.

THIS ABI SPECIFICATION IS PROVIDED “AS IS” WITH NO WARRANTIES (SEE SECTION 1.4 FOR DETAILS).

Proprietary notice
ARM, Thumb, RealView, ARM7TDMI and ARM9TDMI are registered trademarks of ARM Limited. The ARM logo is a trademark of ARM Limited. ARM9, ARM926EJ-S, ARM946E-S, ARM1136J-S, ARM1156T2F-S, ARM1176JZS, Cortex, and Neon are trademarks of ARM Limited. All other products or services mentioned herein may be trademarks of their respective owners.
Contents

1 ABOUT THIS DOCUMENT 3
1.1 Change control 3
  1.1.1 Current status and anticipated changes 3
  1.1.2 Change history 3
1.2 References 3
1.3 Terms and abbreviations 4
1.4 Your licence to use this specification 4
1.5 Acknowledgements 5

2 OVERVIEW 6
2.1 Miscellaneous obligations on producers of relocatable files 6
  2.1.1 Support for stack unwinding 6
  2.1.2 The debugging illusion (not mandatory) 6

3 ARM-SPECIFIC DWARF DEFINITIONS 7
3.1 DWARF register names 7
  3.1.1 VFP-v3 and Neon register descriptions 8
3.2 DWARF line number information (ISA field) 9
3.3 Describing other endian data 9
3.4 Canonical Frame Address 10
3.5 Common information entries 10
1 ABOUT THIS DOCUMENT

1.1 Change control

1.1.1 Current status and anticipated changes

This document has been released publicly. Anticipated changes to this document include:

- Typographical corrections.
- Clarifications.
- Compatible extensions.

1.1.2 Change history

<table>
<thead>
<tr>
<th>Issue</th>
<th>Date</th>
<th>By</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>30th October 2003</td>
<td>LS</td>
<td>First public release.</td>
</tr>
<tr>
<td>2.01</td>
<td>6th October 2005</td>
<td>LS</td>
<td>Added register numbers for VFP-v3 d0-d31 (§3.1).</td>
</tr>
<tr>
<td>2.02</td>
<td>5th May 2006</td>
<td>LS</td>
<td>Minor corrections now that DWARF 3.0 is a standard; incompatible</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>changes to the values of DW_AT_endianness (§3.3) as a result.</td>
</tr>
<tr>
<td>A</td>
<td>25th October 2007</td>
<td>LS</td>
<td>Document renumbered (formerly GENC-003533 v2.02).</td>
</tr>
<tr>
<td>B r2.09</td>
<td>30th November 2012</td>
<td>AC</td>
<td>§3.5: Clarify CIE descriptions of registers that are unused by</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>intention of the user, for example as a consequence of the chosen</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>procedure call standard.</td>
</tr>
</tbody>
</table>

1.2 References

This document refers to, or is referred to by, the following documents.

<table>
<thead>
<tr>
<th>Ref</th>
<th>External reference or URL</th>
<th>Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>AADWARF</td>
<td>This document</td>
<td>DWARF for the ARM Architecture.</td>
</tr>
<tr>
<td>BSABI</td>
<td></td>
<td>ABI for the ARM Architecture (Base Standard).</td>
</tr>
<tr>
<td>GDWARF</td>
<td><a href="http://dwarfstd.org/Dwarf3Std.php">http://dwarfstd.org/Dwarf3Std.php</a></td>
<td>DWARF 3.0, the generic debug table format.</td>
</tr>
</tbody>
</table>
1.3 Terms and abbreviations

The **ABI for the ARM Architecture** uses the following terms and abbreviations.

<table>
<thead>
<tr>
<th>Term</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAPCS</td>
<td>Procedure Call Standard for the ARM Architecture</td>
</tr>
<tr>
<td>ABI</td>
<td>Application Binary Interface:</td>
</tr>
<tr>
<td></td>
<td>1. The specifications to which an executable must conform in order to execute in a specific execution environment. For example, the <strong>Linux ABI for the ARM Architecture</strong>.</td>
</tr>
<tr>
<td></td>
<td>2. A particular aspect of the specifications to which independently produced relocatable files must conform in order to be statically linkable and executable. For example, the <strong>C++ ABI for the ARM Architecture</strong>, the <strong>Run-time ABI for the ARM Architecture</strong>, the <strong>C Library ABI for the ARM Architecture</strong>.</td>
</tr>
<tr>
<td>AEABI</td>
<td>(Embedded) ABI for the ARM architecture (this ABI…)</td>
</tr>
<tr>
<td>ARM-based</td>
<td>… based on the ARM architecture …</td>
</tr>
<tr>
<td>core registers</td>
<td>The general purpose registers visible in the ARM architecture's programmer's model, typically r0-r12, SP, LR, PC, and CPSR.</td>
</tr>
<tr>
<td>EABI</td>
<td>An ABI suited to the needs of embedded, and deeply embedded (sometimes called free standing), applications.</td>
</tr>
<tr>
<td>Q-o-I</td>
<td>Quality of Implementation – a quality, behavior, functionality, or mechanism not required by this standard, but which might be provided by systems conforming to it. Q-o-I is often used to describe the tool-chain-specific means by which a standard requirement is met.</td>
</tr>
<tr>
<td>VFP</td>
<td>The ARM architecture’s Floating Point architecture and instruction set. In this ABI, this abbreviation includes all floating point variants regardless of whether or not vector (V) mode is supported.</td>
</tr>
</tbody>
</table>

1.4 Your licence to use this specification

**IMPORTANT**: THIS IS A LEGAL AGREEMENT (“LICENCE”) BETWEEN YOU (AN INDIVIDUAL OR SINGLE ENTITY WHO IS RECEIVING THIS DOCUMENT DIRECTLY FROM ARM LIMITED) (“LICENSEE”) AND ARM LIMITED (“ARM”) FOR THE SPECIFICATION DEFINED IMMEDIATELY BELOW. BY DOWNLOADING OR OTHERWISE USING IT, YOU AGREE TO BE BOUND BY ALL OF THE TERMS OF THIS LICENCE. IF YOU DO NOT AGREE TO THIS, DO NOT DOWNLOAD OR USE THIS SPECIFICATION.

“Specification” means, and is limited to, the version of the specification for the Applications Binary Interface for the ARM Architecture comprised in this document. Notwithstanding the foregoing, “Specification” shall not include (i) the implementation of other published specifications referenced in this Specification; (ii) any enabling technologies that may be necessary to make or use any product or portion thereof that complies with this Specification, but are not themselves expressly set forth in this Specification (e.g. compiler front ends, code generators, back ends, libraries or other compiler, assembler or linker technologies; validation or debug software or hardware; applications, operating system or driver software; RISC architecture; processor microarchitecture); (iii) maskworks and physical layouts of integrated circuit designs; or (iv) RTL or other high level representations of integrated circuit designs.
Use, copying or disclosure by the US Government is subject to the restrictions set out in subparagraph (c)(1)(ii) of the Rights in Technical Data and Computer Software clause at DFARS 252.227-7013 or subparagraphs (c)(1) and (2) of the Commercial Computer Software – Restricted Rights at 48 C.F.R. 52.227-19, as applicable.

This Specification is owned by ARM or its licensors and is protected by copyright laws and international copyright treaties as well as other intellectual property laws and treaties. The Specification is licensed not sold.

1. Subject to the provisions of Clauses 2 and 3, ARM hereby grants to LICENSEE, under any intellectual property that is (i) owned or freely licensable by ARM without payment to unaffiliated third parties and (ii) either embodied in the Specification or Necessary to copy or implement an applications binary interface compliant with this Specification, a perpetual, non-exclusive, non-transferable, fully paid, worldwide limited licence (without the right to sublicense) to use and copy this Specification solely for the purpose of developing, having developed, manufacturing, having manufactured, offering to sell, selling, supplying or otherwise distributing products which comply with the Specification.

2. THIS SPECIFICATION IS PROVIDED “AS IS” WITH NO WARRANTIES EXPRESS, IMPLIED OR STATUTORY, INCLUDING BUT NOT LIMITED TO ANY WARRANTY OF SATISFACTORY QUALITY, MERCHANTABILITY, NONINFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE. THE SPECIFICATION MAY INCLUDE ERRORS. ARM RESERVES THE RIGHT TO INCORPORATE MODIFICATIONS TO THE SPECIFICATION IN LATER REVISIONS OF IT, AND TO MAKE IMPROVEMENTS OR CHANGES IN THE SPECIFICATION OR THE PRODUCTS OR TECHNOLOGIES DESCRIBED THEREIN AT ANY TIME.

3. This Licence shall immediately terminate and shall be unavailable to LICENSEE if LICENSEE or any party affiliated to LICENSEE asserts any patents against ARM, ARM affiliates, third parties who have a valid licence from ARM for the Specification, or any customers or distributors of any of them based upon a claim that a LICENSEE (or LICENSEE affiliate) patent is Necessary to implement the Specification. In this Licence; (i) “affiliate” means any entity controlling, controlled by or under common control with a party (in fact or in law, via voting securities, management control or otherwise) and “affiliated” shall be construed accordingly; (ii) “assert” means to allege infringement in legal or administrative proceedings, or proceedings before any other competent trade, arbitral or international authority; (iii) “Necessary” means with respect to any claims of any patent, those claims which, without the appropriate permission of the patent owner, will be infringed when implementing the Specification because no alternative, commercially reasonable, non-infringing way of implementing the Specification is known; and (iv) English law and the jurisdiction of the English courts shall apply to all aspects of this Licence, its interpretation and enforcement. The total liability of ARM and any of its suppliers and licensors under or in relation to this Licence shall be limited to the greater of the amount actually paid by LICENSEE for the Specification or US$10.00. The limitations, exclusions and disclaimers in this Licence shall apply to the maximum extent allowed by applicable law.

ARM Contract reference LEC-ELA-00081 V2.0 AB/LS (9 March 2005)

1.5 Acknowledgements

This specification has been developed with the active support of the following organizations. In alphabetical order: ARM, CodeSourcery, Intel, Metrowerks, Montavista, Nexus Electronics, PalmSource, Symbian, Texas Instruments, and Wind River.
2 OVERVIEW

The ABI for the ARM architecture specifies the use of DWARF 3.0-format debugging data. For details of the base standard see [GDWARF].

The ABI for the ARM architecture gives additional rules for how DWARF 3.0 should be used, and how it is extended in ways specific to the ARM architecture. The following topics are covered in detail.

 The enumeration of DWARF register-numbers for, use in .debug_frame sections (§3.1).
 How the machine state (ARM state versus Thumb state) is encoded in DWARF 3.0 line number tables (§3.2).
 How to describe access to ARM architecture v6 other-endian data (§3.3).
 The definition of Canonical Frame Address (CFA) used by this ABI (§3.4).
 The generation and interpretation of debug frame Common Information Entries (§3.5).

2.1 Miscellaneous obligations on producers of relocatable files

2.1.1 Support for stack unwinding

To support stack unwinding by debuggers, producers must always generate .debug_frame sections, even when:

 Not generating other debug tables.
 At high optimization levels.
 Assembling hand-written assembly language, if that code calls code compiled from C or C++.

2.1.2 The debugging illusion (not mandatory)

Ideally, a user of a C/C++ source language debugger would like the illusion of:

 Stepping through the source program sequence point (SP) by sequence point.
 Being able to inspect the program’s state at any sequence point, and seeing there the state predicted by the source language semantics.

For the purpose of debugging illusion, we define an observation point (OP) to be a point at which a debugger may (meaningfully) inspect a program’s state. Most sequence points are also observation points. In addition:

 There is an OP just after each function call (at the pc value to which the call will return).
 There is no OP at the SP after evaluation of function arguments but before the function call.

A variable’s scope extends from the point of declaration of the identifier to the end of the smallest enclosing block. A variable need not have a value everywhere in its scope – it may be initialized some way after its declaration.

When a user signals to a producer (by Q-o-I means) that it should favour quality of debugging over quality of generated code, the producer should strive (Q-o-I) to generate DWARF tables and code supporting this illusion. Specifically:

 A statement should describe the code between consecutive OPs.
 At each OP, every in-scope, initialized, source code variable should have a location (need not be in memory), and that location should hold the value predicted by the source language semantics.

It is not necessary to describe OPs in code the producer knows can never be executed (e.g. in if(0){i++;}).
### 3 ARM-SPECIFIC DWARF DEFINITIONS

#### 3.1 DWARF register names

[GDWARF] §2.6.1, *Register Name Operators*, suggests that the mapping from a DWARF register name to a target register number should be defined by the ABI for the target architecture. DWARF register names are encoded as unsigned LEB128 integers. Numbers 0-127 encode in 1 byte (grey rows below), 128-16383 in 2 bytes.

<table>
<thead>
<tr>
<th>DWARF register number</th>
<th>ARM core or co-processor registers</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–15</td>
<td>R0–R15</td>
<td>ARM core integer registers</td>
</tr>
<tr>
<td>16–63</td>
<td>None</td>
<td>Obsolescent: 16–47 were previously used for both FPA and VFP registers (Note 1)</td>
</tr>
<tr>
<td>64–95</td>
<td>S0–S31</td>
<td>Legacy VFP-v2 use: D0–D15 alias S0, S2, … S30 (Notes 1, 4)</td>
</tr>
<tr>
<td>96–103</td>
<td>F0–F7</td>
<td>Obsolescent: FPA registers 0–7 (Note 1)</td>
</tr>
<tr>
<td>104–111</td>
<td>wCGR0–wCGR7 ACC0–ACC7</td>
<td>Intel wireless MMX general purpose registers 0–7 XScale accumulator register 0–7 (Note 2)</td>
</tr>
<tr>
<td>112–127</td>
<td>wR0–wR15</td>
<td>Intel wireless MMX data registers 0–15</td>
</tr>
<tr>
<td>128</td>
<td>SPSR</td>
<td>Current SPSR register</td>
</tr>
<tr>
<td>129</td>
<td>SPSR_FIQ</td>
<td>FIQ-mode SPSR</td>
</tr>
<tr>
<td>130</td>
<td>SPSR_IRQ</td>
<td>IRQ-mode SPSR</td>
</tr>
<tr>
<td>131</td>
<td>SPSR_ABT</td>
<td>ABT-mode SPSR</td>
</tr>
<tr>
<td>132</td>
<td>SPSR_UND</td>
<td>UND-mode SPSR</td>
</tr>
<tr>
<td>133</td>
<td>SPSR_SVC</td>
<td>SVC-mode SPSR</td>
</tr>
<tr>
<td>134–143</td>
<td>None</td>
<td>Reserved for future allocation</td>
</tr>
<tr>
<td>144–150</td>
<td>R8_USR–R14_USR</td>
<td>User mode registers</td>
</tr>
<tr>
<td>151–157</td>
<td>R8_FIQ–R14_FIQ</td>
<td>Banked FIQ registers</td>
</tr>
<tr>
<td>158–159</td>
<td>R13_IRQ–R14_IRQ</td>
<td>Banked IRQ registers</td>
</tr>
<tr>
<td>160–161</td>
<td>R13_ABT–R14_ABT</td>
<td>Banked ABT registers</td>
</tr>
<tr>
<td>162–163</td>
<td>R13_UND–R14_UND</td>
<td>Banked UND registers</td>
</tr>
<tr>
<td>164–165</td>
<td>R13_SVC–R14_SVC</td>
<td>Banked SVC registers</td>
</tr>
<tr>
<td>166–191</td>
<td>None</td>
<td>Reserved for future allocation</td>
</tr>
<tr>
<td>192–199</td>
<td>wC0–wC7</td>
<td>Intel wireless MMX control register in co-processor 0–7</td>
</tr>
<tr>
<td>200–255</td>
<td>None</td>
<td>Reserved for future allocation</td>
</tr>
<tr>
<td>256–287</td>
<td>VFP-v3/Neon D0–D31</td>
<td>VFP-v3/Neon 64-bit register file (Note 4)</td>
</tr>
<tr>
<td>288–319</td>
<td>None</td>
<td>Reserved to VFP/Neon</td>
</tr>
<tr>
<td>320–8191</td>
<td>None</td>
<td>Reserved for future allocation</td>
</tr>
<tr>
<td>8192–16383</td>
<td>Vendor co-processor</td>
<td>Unspecified vendor co-processor register (Note 3)</td>
</tr>
</tbody>
</table>
Notes

1. In ADS toolkits, DWARF names 16–23 were used to represent FPA registers F0–F7 and 16-47 were used to represent VFP registers S0–S31. No application needs to use both numberings simultaneously but it can complicate decoding, so in RVDS new, non-overlapping, numbers 64-95 were allocated to VFP S0-S31. Debuggers that need to support legacy objects may need to handle both mappings.

2. Current implementations of the version 1 XScale Architecture specification implement only acc0, though eight such registers (acc0–acc7) are defined architecturally in co-processor 0. The version 2 specification defines the Wireless MMX co-processor in ARM co-processor slots 0 and 1. No system can contain both acc0 and MMX, so these numberings can overlap.

3. The vendor co-processor space is not specified by this ABI and should be used when there is unlikely to be a requirement for multiple vendors to support debugging such code. By using numbers in this space vendors can be sure that they will not conflict with future ABI allocations. If a set of co-processor registers is likely to be used directly from a high-level language and to require support of multiple toolkit vendors, then an application should be made to ARM for an allocation of a numbering in the reserved space.

4. The VFP-v3 and Neon architectures extend the register file to 32 64-bit registers, posing significant difficulties to extending the ABI v2.0 VFP encodings. There is no simple scheme using 1-byte register numbers that is compatible with the legacies. We have, therefore, introduced a new, simple, more precisely specified scheme using 2-byte register numbers. The new numbering scheme should also be used for VFP-v2.

The CPSR, VFP and FPA control registers are not allocated a numbering above. It is considered unlikely that these will be needed for producing a stack back-trace in a debugger.

3.1.1 VFP-v3 and Neon register descriptions

Architecturally, VFP-v3 and the Neon SIMD unit share a register file comprising 32 64-bit registers, D0-D31. Registers D0-D31 are described by DWARF register numbers 256-287. Register numbers 288-319 are reserved in case of future register file expansion.

DWARF registers 64-95 are obsolete (and will become obsolete in the next major revision of the ABI for the ARM Architecture).

In DWARF terms:

- Register Dx is described as DW_OP_regx(256+x).
- Q registers Q0-Q15 are described by composing two D registers together.
  \[ Qx = DW\_OP\_regx(256+2x) \text{ DW\_OP\_piece}(8) \text{ DW\_OP\_regx}(256+2x+1) [\text{ DW\_OP\_piece}(8)] \]
  (Note that the final DW\_OP\_piece(8) can be omitted because the whole register is used. It is left in above for expositional clarity).
- S registers are described as bit-pieces of a register.
  \[ - \text{ S}[2x] = DW\_OP\_regx(256 + (x \gg 1)) \text{ DW\_OP\_bit\_piece}(32, 0) \]
  \[ - \text{ S}[2x+1] = DW\_OP\_regx(256 + (x \gg 1)) \text{ DW\_OP\_bit\_piece}(32, 32) \]
- Neon Half-word lanes and byte lanes are described in a similar way to S registers.

Producers should use this new numbering scheme for VFP-v2 before the ABI-v2.0 scheme (S0-S31 → 64-95) is declared obsolete. Consumers should accept both numberings for as long as there are legacy binaries.
3.2 DWARF line number information (ISA field)

[GDWARF] §6.2.5.2 Standard Opcodes, item 12, DW_LNS_set_isa, describes a single unsigned LEB128 operand that denotes the instruction set architecture (ISA) at the location identified by the line number table entry. The value of the operand is determined by the ABI for the architecture (this specification).

Under the ARM architecture there are many instruction set versions and variants, but few instruction set states. Under this ABI, the ISA field corresponding to a particular program address denotes the instruction set state encoded by the CPSR when the pc contains that address.

Table 2, DW_LNS_set_isa values for the ARM Architecture

<table>
<thead>
<tr>
<th>Name</th>
<th>Value</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>DW_ISAUNKNOWN</td>
<td>0</td>
<td>I-set state not available or not recorded.</td>
</tr>
<tr>
<td>DW_ISA_ARM_thumb</td>
<td>1</td>
<td>T-bit will be set in the CPSR when pc contains this code address.</td>
</tr>
<tr>
<td>DW_ISA_ARM_arm</td>
<td>2</td>
<td>T-bit will be clear in the CPSR when pc contains this code address.</td>
</tr>
<tr>
<td>Other</td>
<td></td>
<td>Reserved to the ABI for the ARM architecture.</td>
</tr>
</tbody>
</table>

3.3 Describing other endian data

ARM architecture version 6 allows programs to access data stored in the other byte order, either by executing REV* instructions, or by juggling the E bit in the PSR. Consequently, there is a need to describe in DWARF tables data that has been statically declared with a particular byte order.

This ABI mandates no particular way to describe the byte order of data manipulated by a programming language, but one could imagine a simple language extension like the following, or use of #pragma.

```c
extern __big_endian T bx;     // bx contains big-endian data
extern __little_endian T lx;  // lx contains little-endian data
```

Usually, all data has the same byte order and this is recorded in the EI_DATA field of the header of the ELF file (as the value ELFDATA2MSB or ELFDATA2LSB).

To describe data that is explicitly declared big-endian or little-endian (by whatever means), use the DWARF 3.0 attribute DW_AT_endianity (0x65). It takes a single LEB128 constant argument value that is one of the following:

- DW_END_default (= 0)
- DW_END_big (= 1)  (Was 0 prior to the DWARF 3.0 standard)
- DW_END_little (= 2)  (Was 1 prior to the DWARF 3.0 standard)

By default the ARM architecture is little endian, so DW_END_default should be interpreted as DW_END_little.

The DW_AT_endianity attributes can be attached to type entries as follows.

- Attached to a base type ([GDWARF], §5.1, Base Type Entries), this attribute gives the byte order of the data described by the base type.
  
  If this order differs from the default byte order recorded in the containing ELF file, a debugger should reverse the order of the bytes it fetches or stores when accessing values of that base type.

- Attached to any other type ([GDWARF], §5, Type Entries), this attribute indicates that the type was labeled explicitly (in some way) with the given byte order.

  When representing such a type across its user interface, a debugger should label the representation in some way that indicates it was declared with an explicit byte order. Some possible labels for big-endian follow.
__big_endian T X;
__declspec(big_endian) T X;
T X __attribute__(("big endian");

#pragma arm_big_endian
struct BigT { ... };
#pragma no_arm_big_endian
BigT X;

Any such representation by a debugger is entirely quality of implementation.

3.4 Canonical Frame Address

The term Canonical Frame Address (CFA) is defined in [GDWARF], §6.4, Call Frame Information.

This ABI adopts the typical definition of CFA given there.

☐ The CFA is the value of the stack pointer (r13) at the call site in the previous frame.

3.5 Common information entries

The DWARF virtual unwinding model is based, conceptually, on a tabular structure with one column for each target register ([GDWARF], §6.4.1, Structure of Call Frame Information). A .debug_frame Common Information Entry (CIE) specifies the initial values (on entry to an associated function) of each register.

The variability of processors conforming to the ARM architecture creates a problem for this model. A producer cannot reliably enumerate all the registers in the target. For example, an integer-only function might be included in one executable file for targets with VFP and another for targets without. In effect, it must be acceptable for a producer not to initialize, in a CIE, registers it does not know about. In turn this generates an obligation on consuming debuggers to default missing initial values.

This generates the following obligations on producers and consumers of CIEs.

Consumers must default the CIE initial value of any target register not mentioned explicitly in the CIE.

☐ Callee-saved registers (and registers intentionally unused by the program, for example as a consequence of the procedure call standard) should be initialized as if by DW_CFA_same_value, other registers as if by DW_CFA_undefined.

A debugger can use built-in knowledge of the procedure call standard or can deduce which registers are callee-saved by scanning all CIEs.

To allow consumers to reliably default the initial values of missing entries by scanning a program’s CIEs, without recourse to built-in knowledge, producers must identify registers not preserved by callees, as follows.

☐ If a function uses any register from a particular hardware register class (e.g. ARM core registers), its associated CIE must initialize all the registers of that class that are not callee-saved to DW_CFA_undefined.

(As an optimization, a producer need not initialize registers it can prove cannot be used by any associated functions and their descendants. Although these are not callee-saved, they are not callee-used either).

☐ If a function uses a callee-saved register R, its associated CIE must initialize R using one of the defined value methods (not DW_CFA_undefined).